A review paper on memory fault models and test algorithms
-
Published:2021-12-01
Issue:6
Volume:10
Page:3083-3093
-
ISSN:2302-9285
-
Container-title:Bulletin of Electrical Engineering and Informatics
-
language:
-
Short-container-title:Bulletin EEI
Author:
Jidin Aiman Zakwan,Hussin Razaidi,Fook Lee Weng,Mispan Mohd Syafiq
Abstract
Testing embedded memories in a chip can be very challenging due to their high-density nature and manufactured using very deep submicron (VDSM) technologies. In this review paper, functional fault models which may exist in the memory are described, in terms of their definition and detection requirement. Several memory testing algorithms that are used in memory built-in self-test (BIST) are discussed, in terms of test operation sequences, fault detection ability, and also test complexity. From the studies, it shows that tests with 22 N of complexity such as March SS and March AB are needed to detect all static unlinked or simple faults within the memory cells. The N in the algorithm complexity refers to Nx*Ny*Nz whereby Nx represents the number of rows, Ny represents the number of columns and Nz represents the number of banks. This paper also looks into optimization and further improvement that can be achieved on existing March test algorithms to increase the fault coverage or to reduce the test complexity.
Publisher
Institute of Advanced Engineering and Science
Subject
Electrical and Electronic Engineering,Control and Optimization,Computer Networks and Communications,Hardware and Architecture,Instrumentation,Information Systems,Control and Systems Engineering,Computer Science (miscellaneous)
Cited by
5 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Word-Oriented Memory Test and Coupling Fault Coverage: a RAW and RAW1 Case Study;2024 Panhellenic Conference on Electronics & Telecommunications (PACET);2024-03-28
2. Linked Coupling Faults Detection by Multirun March Tests;Applied Sciences;2024-03-15
3. SRAM Memory Testing Methods and Analysis;Advances in Systems Analysis, Software Engineering, and High Performance Computing;2023-12-18
4. Features of the design of microcircuits made using deep-submicron technologies;Modeling of systems and processes;2022-12-13
5. SRAM Memory Built in Self-Test using MARCH Algorithm;2022 International Conference on Augmented Intelligence and Sustainable Systems (ICAISS);2022-11-24