Generic Methodology for Formal Verification of UML Models
-
Published:2022-01-05
Issue:1
Volume:72
Page:40-48
-
ISSN:0976-464X
-
Container-title:Defence Science Journal
-
language:
-
Short-container-title:Def. Sc. J.
Author:
Kochaleema K.H.ORCID,
Kumar G. SanthoshORCID
Abstract
This paper discusses a Unified Modelling Language (UML) based formal verification methodology for early error detection in the model-based software development cycle. Our approach proposes a UML-based formal verification process utilising functional and behavioural modelling artifacts of UML. It reinforces these artifacts with formal model transition and property verification. The main contribution is a UML to Labelled Transition System (LTS) Translator application that automatically converts UML Statecharts to formal models. Property specifications are derived from system requirements and corresponding Computational Tree Logic (CTL)/Linear Temporal Logic (LTL) model checking procedure verifies property entailment in LTS. With its ability to verify CTL and LTL specifications, the methodology becomes generic for verifying all types of embedded system behaviours. The steep learning curve associated with formal methods is avoided through the automatic formal model generation and thus reduces the reluctance of using formal methods in software development projects. A case study of an embedded controller used in military applications validates the methodology. It establishes how the methodology finds its use in verifying the correctness and consistency of UML models before implementation.
Publisher
Defence Scientific Information and Documentation Centre
Subject
Electrical and Electronic Engineering,Computer Science Applications,General Physics and Astronomy,Mechanical Engineering,Biomedical Engineering,General Chemical Engineering
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献