Affiliation:
1. Department of Electronics and Communication Engineering, Delhi Technological University, Delhi, Delhi 110042, India
Abstract
Ferroelectric interfaced negative capacitance field effect transistors are gaining popularity for low power applications; however, as temperature is a constant influencing factor, further study is required to comprehend how these devices are influenced. Through a proposed compact model, this paper analytically investigates the influence of temperature on a ferroelectric interfaced negative capacitance double gate junctionless accumulation mode field effect transistor. This device integrates the benefits of negative capacitance with the junctionless accumulation mode structure. An extensive comparison of the proposed device is made with the existing structure to evaluate the benefits offered by the ferroelectric layer at different temperatures. The Landau–Khalatnikov equation and Pao–Sah integral are employed to obtain the surface potential and drain current model with temperature variation. Various key parameters of the device have been analysed extensively by varying the temperature from 200 to 500 K. It has been found that internal voltage amplification declines as temperature rises, but the sub-threshold swing increases from 46 to 72 mV decade
−1
with an increase in temperature. Additionally, with a progressive rise in temperature, the loss of gain and degradation of gate capacitance are observed.
Subject
General Physics and Astronomy,General Engineering,General Mathematics
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献