Optimizing electronic standard cell libraries for variability tolerance through the nano-CMOS grid

Author:

Walker James Alfred1,Sinnott Richard2,Stewart Gordon2,Hilder James A.1,Tyrrell Andy M.1

Affiliation:

1. Intelligent Systems Group, Department of Electronics, University of York, Heslington, York YO10 5DD, UK

2. National e-Science Centre, Kelvin Building, University of Glasgow, Glasgow G12 8QQ, UK

Abstract

The project Meeting the Design Challenges of nano-CMOS Electronics ( http://www.nanocmos.ac.uk ) was funded by the Engineering and Physical Sciences Research Council to tackle the challenges facing the electronics industry caused by the decreasing scale of transistor devices, and the inherent variability that this exposes in devices and in the circuits and systems in which they are used. The project has developed a grid-based solution that supports the electronics design process, incorporating usage of large-scale high-performance computing (HPC) resources, data and metadata management and support for fine-grained security to protect commercially sensitive datasets. In this paper, we illustrate how the nano-CMOS (complementary metal oxide semiconductor) grid has been applied to optimize transistor dimensions within a standard cell library. The goal is to extract high-speed and low-power circuits which are more tolerant of the random fluctuations that will be prevalent in future technology nodes. Using statistically enhanced circuit simulation models based on three-dimensional atomistic device simulations, a genetic algorithm is presented that optimizes the device widths within a circuit using a multi-objective fitness function exploiting the nano-CMOS grid. The results show that the impact of threshold voltage variation can be reduced by optimizing transistor widths, and indicate that a similar method could be extended to the optimization of larger circuits.

Publisher

The Royal Society

Subject

General Physics and Astronomy,General Engineering,General Mathematics

Reference25 articles.

1. Anjomshoaa A. et al. 2005 A job submission description language (JSDL) specification version 1.0. Technical report no. GFD-R.056. Global Grid Forum.

2. Random dopant induced threshold voltage lowering and fluctuations in sub 50 nm MOSFETs: a statistical 3D `atomistic' simulation study

3. Electronic circuit reliability modeling

4. High-performance CMOS variability in the 65-nm regime and beyond;Bernstein K.;Adv. Silicon Technol.,2006

Cited by 6 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Design of Standard Cell for Anti-radiation;Lecture Notes in Electrical Engineering;2019-06-14

2. The Australia urban research gateway;Concurrency and Computation: Practice and Experience;2014-04-23

3. PAnDA: A Reconfigurable Architecture that Adapts to Physical Substrate Variations;IEEE Transactions on Computers;2013-08

4. A preliminary report of a disposable electrical non-fiberoptic endoscope in thoracoscopic surgery;International Journal of Surgery;2012

5. Elements of a computational infrastructure for social simulation;Philosophical Transactions of the Royal Society A: Mathematical, Physical and Engineering Sciences;2010-08-28

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3