Residual Stress and Warping Analysis of the Nano-Silver Pressureless Sintering Process in SiC Power Device Packaging
-
Published:2024-08-28
Issue:9
Volume:15
Page:1087
-
ISSN:2072-666X
-
Container-title:Micromachines
-
language:en
-
Short-container-title:Micromachines
Author:
Tian Wenchao12, Li Dexin1, Dang Haojie1ORCID, Liang Shiqian1, Zhang Yizheng3, Zhang Xiaojun3, Chen Si4, Yu Xiaochuan5
Affiliation:
1. School of Electro-Mechanical Engineering, Xidian University, Xi’an 710071, China 2. State Key Laboratory of Electromechanical Integrated Manufacturing of High-Performance Electronic Equipments, Xi’an 710071, China 3. The Thirteenth Research Institute of China Electronics Group Corporation, Shijiazhuang 050000, China 4. The Fifth Electronics Research Institute of Ministry of Industry and Information Technology, Guangzhou 510000, China 5. Shandong Junyu Electronic Technology Co., Ltd., Linyi 276100, China
Abstract
Chip bonding, an essential process in power semiconductor device packaging, commonly includes welding and nano-silver sintering. Currently, most of the research on chip bonding technology focuses on the thermal stress analysis of tin–lead solder and nano-silver pressure-assisted sintering, whereas research on the thermal stress analysis of the nano-silver pressureless sintering process is more limited. In this study, the pressureless sintering process of nano-silver was studied using finite element software, with nano-silver as an interconnect material. Using the control variable method, we analyzed the influences of sintering temperature, cooling rate, solder paste thickness, and solder paste area on the residual stress and warping deformation of power devices. In addition, orthogonal experiments were designed to optimize the parameters and determine the optimal combination of the process parameters. The results showed that the maximum residual stress of the module appeared on the connection surface between the power chip and the nano-silver solder paste layer. The module warping deformation was convex warping. The residual stress of the solder layer increased with the increase in sintering temperature and cooling rate. It decreased with the increase in coating thickness. With the increase in the coating area, it showed a wave change. Each parameter influenced the stress of the solder layer in this descending order: sintering temperature, cooling rate, solder paste area, and solder paste thickness. The residual stress of the nano-silver layer was 24.83 MPa under the optimal combination of the process parameters and was reduced by 29.38% compared with the original value of 35.162 MPa.
Funder
Stabilization Support Fund
Reference29 articles.
1. Tian, W., Wu, S., and Li, W. (2023). Research of Vertical via Based on Silicon, Ceramic and Glass. Micromachines, 14. 2. Tian, W., Li, P., and Yuan, L. (2018). Research and analysis of MEMS switches in different frequency bands. Micromachines, 9. 3. Rafin, S., Ahmed, R., Haque, M., Hossain, M., Haque, M., and Mohammed, O. (2023). Power Electronics Revolutionized: A Comprehensive Analysis of Emerging Wide and Ultrawide Bandgap Devices. Micromachines, 14. 4. A review of IGBT models;Sheng;IEEE Trans. Power Electron.,2000 5. Yan, L., Liu, P., Xu, P., Tan, L., and Zhang, Z. (2023). Reliability Analysis of Flip-Chip Packaging GaN Chip with Nano-Silver Solder BUMP. Micromachines, 14.
|
|