Affiliation:
1. School of Electro-Mechanical Engineering, Xidian University, Xi’an 710000, China
Abstract
With the increasing demand for high-density integration, low power consumption and high bandwidth, creating more sophisticated interconnection technologies is becoming increasingly crucial. Three-dimensional (3D) integration technology is known as the fourth-generation packaging technology beyond Moore’s Law because of its advantages of low energy consumption, lightweight and high performance. Through-silicon via (TSV) is considered to be at the core of 3D integration because of its excellent electrical performance, lower power consumption, wider bandwidth, higher density, smaller overall size and lighter weight. Therefore, the particular emphasis of this review is the process flow of TSV technology. Among them, the research status of TSV hole etching, deep hole electroplating filling and chemical mechanical planarization (CMP) in TSV preparation process are introduced in detail. There are a multitude of inevitable defects in the process of TSV processing; thus, the stress problems and electrical characteristics that affect the reliability of TSV are summarized in this review. In addition, the process flow and process optimization status of through ceramic via (TCV) and through glass via (TGV) are discussed.
Funder
Natural Science Basic Research Program of Shaanxi
Subject
Electrical and Electronic Engineering,Mechanical Engineering,Control and Systems Engineering
Reference86 articles.
1. Transactions, L.J.E. (February, January 31). Recent Advances and New Trends in Nanotechnology and 3D Integration for Semiconductor Industry. Proceedings of the 2011 IEEE International 3D Systems Integration Conference (3DIC), Osaka, Japan.
2. Three-Dimensional Integration: A Tutorial for Designers;Iyer;IEEE Solid-State Circuits Mag.,2015
3. Tian, W., Li, Z., Wang, Y., and Zhang, G.J. (2022). Height uniformity simulation and experimental study of electroplating gold bump for 2.5 D/3D integrated packaging. Micromachines, 13.
4. A high-speed large-range tip-tilt-piston micromirror array;Hopkins;J. Microelectromech. Syst.,2016
5. Tian, W., Li, B., Li, Z., Cui, H., Shi, J., Wang, Y., and Zhao, J.J.M. (2022). Using Chiplet Encapsulation Technology to Achieve Processing-in-Memory Functions. Micromachines, 13.
Cited by
3 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献