Research of Vertical via Based on Silicon, Ceramic and Glass

Author:

Tian Wenchao1,Wu Sixian1,Li Wenhua1

Affiliation:

1. School of Electro-Mechanical Engineering, Xidian University, Xi’an 710000, China

Abstract

With the increasing demand for high-density integration, low power consumption and high bandwidth, creating more sophisticated interconnection technologies is becoming increasingly crucial. Three-dimensional (3D) integration technology is known as the fourth-generation packaging technology beyond Moore’s Law because of its advantages of low energy consumption, lightweight and high performance. Through-silicon via (TSV) is considered to be at the core of 3D integration because of its excellent electrical performance, lower power consumption, wider bandwidth, higher density, smaller overall size and lighter weight. Therefore, the particular emphasis of this review is the process flow of TSV technology. Among them, the research status of TSV hole etching, deep hole electroplating filling and chemical mechanical planarization (CMP) in TSV preparation process are introduced in detail. There are a multitude of inevitable defects in the process of TSV processing; thus, the stress problems and electrical characteristics that affect the reliability of TSV are summarized in this review. In addition, the process flow and process optimization status of through ceramic via (TCV) and through glass via (TGV) are discussed.

Funder

Natural Science Basic Research Program of Shaanxi

Publisher

MDPI AG

Subject

Electrical and Electronic Engineering,Mechanical Engineering,Control and Systems Engineering

Reference86 articles.

1. Transactions, L.J.E. (February, January 31). Recent Advances and New Trends in Nanotechnology and 3D Integration for Semiconductor Industry. Proceedings of the 2011 IEEE International 3D Systems Integration Conference (3DIC), Osaka, Japan.

2. Three-Dimensional Integration: A Tutorial for Designers;Iyer;IEEE Solid-State Circuits Mag.,2015

3. Tian, W., Li, Z., Wang, Y., and Zhang, G.J. (2022). Height uniformity simulation and experimental study of electroplating gold bump for 2.5 D/3D integrated packaging. Micromachines, 13.

4. A high-speed large-range tip-tilt-piston micromirror array;Hopkins;J. Microelectromech. Syst.,2016

5. Tian, W., Li, B., Li, Z., Cui, H., Shi, J., Wang, Y., and Zhao, J.J.M. (2022). Using Chiplet Encapsulation Technology to Achieve Processing-in-Memory Functions. Micromachines, 13.

Cited by 2 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3