A Comprehensive Study of NF3-Based Selective Etching Processes: Application to the Fabrication of Vertically Stacked Horizontal Gate-All-around Si Nanosheet Transistors

Author:

Sun Xin1ORCID,Li Jiayang1,Qian Lewen1ORCID,Wang Dawei1,Huang Ziqiang1,Guo Xinlong1,Liu Tao1ORCID,Xu Saisheng1,Wang Liming2,Xu Min13,Zhang David Wei13

Affiliation:

1. School of Microelectronics, Fudan University, Shanghai 200433, China

2. The Key Laboratory of Analog Integrated Circuits and Systems, School of Integrated Circuits, Xidian University, Xi’an 710071, China

3. Shanghai Integrated Circuit Manufacturing Innovation Center Co., Ltd., Shanghai 201202, China

Abstract

In this paper, we demonstrate a comprehensive study of NF3-based selective etching processes for inner spacer formation and for channel release, enabling stacked horizontal gate-all-around Si nanosheet transistor architectures. A cyclic etching process consisting of an oxidation treatment step and an etching step is proposed and used for SiGe selective etching. The cyclic etching process exhibits a slower etching rate and higher etching selectivity compared to the direct etching process. The cycle etching process consisting of Recipe 1, which has a SiGe etching rate of 0.98 nm/cycle, is used for the cavity etch. The process achieved good interlayer uniformity of cavity depth (cavity depth ≤ 5 ± 0.3 nm), while also obtaining a near-ideal rectangular SiGe etch front shape (inner spacer shape = 0.84) and little Si loss (0.44 nm@ each side). The cycle etching process consisting of Recipe 4 with extremely high etching selectivity is used for channel release. The process realizes the channel release of nanosheets with a multi-width from 30 nm to 80 nm with little Si loss. In addition, a selective isotropic etching process using NF3/O2/Ar gas mixture is used to etch back the SiN film. The impact of the O2/NF3 ratio on the etching selectivity of SiN to Si and the surface roughness of SiN after etching is investigated. With the introduction of O2 into NF3/Ar discharge, the selectivity increases sharply, but when the ratio of O2/NF3 is up to 1.0, the selectivity tends to a constant value and the surface roughness of SiN increases rapidly. The optimal parameter is O2/NF3 = 0.5, resulting in a selectivity of 5.4 and a roughness of 0.19 nm.

Funder

platform for the development of next generation integration circuit technology

Publisher

MDPI AG

Reference25 articles.

1. Loubet, N., Hook, T., Montanini, P., Yeung, C.W., Kanakasabapathy, S., Guillom, M., Yamashita, T., Zhang, J., Miao, X., and Wang, J. (2017, January 5–8). Stacked Nanosheet Gate-All-around Transistor to Enable Scaling beyond FinFET. Proceedings of the 2017 Symposium on VLSI Technology, Kyoto, Japan.

2. Zhang, J., Ando, T., Yeung, C.W., Wang, M., Kwon, O., Galatage, R., Chao, R., Loubet, N., Moon, B.K., and Bao, R. (2017, January 2–6). High-k Metal Gate Fundamental Learning and Multi-VT Options for Stacked Nanosheet Gate-All-around Transistor. Proceedings of the 2017 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA.

3. Ritzenthaler, R., Mertens, H., Pena, V., Santoro, G., Chasin, A., Kenis, K., Devriendt, K., Mannaert, G., Dekkers, H., and Dangol, A. (2018, January 1–5). Vertically Stacked Gate-All-Around Si Nanowire CMOS Transistors with Reduced Vertical Nanowires Separation, New Work Function Metal Gate Solutions, and DC/AC Performance Optimization. Proceedings of the 2018 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA.

4. Mertens, H., Ritzenthaler, R., Pena, V., Santoro, G., Kenis, K., Schulze, A., Litta, E.D., Chew, S.A., Devriendt, K., and Chiarella, T. (2017, January 2–6). Vertically Stacked Gate-All-around Si Nanowire Transistors: Key Process Optimizations and Ring Oscillator Demonstration. Proceedings of the 2017 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA.

5. Loubet, N., Devarajan, T., Zhang, J., Miao, X., Sankar, M., Breton, M., Chao, R., Greene, A., Yu, L., and Frougier, J. (2019, January 7–11). A Novel Dry Selective Etch of SiGe for the Enablement of High Performance Logic Stacked Gate-All-Around NanoSheet Devices. Proceedings of the 2019 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA.

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3