Charge Trapping and Emission during Bias Temperature Stressing of Schottky Gate GaN-on-Silicon HEMT Structures Targeting RF/mm Wave Power Amplifiers
-
Published:2024-07-24
Issue:8
Volume:15
Page:951
-
ISSN:2072-666X
-
Container-title:Micromachines
-
language:en
-
Short-container-title:Micromachines
Author:
O’Sullivan Barry1, Rathi Aarti1, Alian Alireza1, Yadav Sachin1, Yu Hao1, Sibaja-Hernandez Arturo1, Peralagu Uthayasankaran1ORCID, Parvais Bertrand12, Chasin Adrian1, Collaert Nadine12
Affiliation:
1. IMEC, Kapeldreef 75, 3001 Leuven, Belgium 2. Faculty of Engineering, Vrije Universiteit Brussel, 1050 Ixelles, Belgium
Abstract
For operation as power amplifiers in RF applications, high electron mobility transistor (HEMT) structures are subjected to a range of bias conditions, applied at both the gate and drain terminals, as the device is biased from the OFF- to ON-state conditions. The stability of the device threshold voltage (Vt) condition is imperative from a circuit-design perspective and is the focus of this study, where stresses in both the ON and OFF states are explored. We see rapid positive threshold voltage increases under negative bias stress and subsequent recovery (i.e., Vt reduces), whereas conversely, we see a negative Vt shift under positive stress and Vt increase during the subsequent relaxation phase. These effects are correlated with the thickness of the GaN layer and ultimately result from the deep carbon-acceptor levels in the C-GaN back barrier incorporated to screen the buffer between the silicon substrate and the epitaxially grown GaN layer. Methods to mitigate this effect are explored, and the consequences are discussed.
Funder
Advanced RF program
Reference16 articles.
1. Collaert, N., Alian, A., Banerjee, A., Boccardi, G., Cardinael, P., Chauhan, V., Desset, C., ElKashlan, R., Khaled, A., and Ingels, M. (2022, January 3–7). III-V/III-N technologies for next generation high capacity wireless communication. Proceedings of the 2022 International Electron Devices Meeting (IEDM), San Francisco, CA, USA. 2. (2024, July 22). Available online: https://www.researchandmarkets.com/reports/5956562/gan-substrate-market-size-market-share. 3. Research progress of large size SiC single crystal materials and devices;Chen;Light Sci. Appl.,2023 4. Then, H.W., Radosavljevic, M., Koirala, P., Thomas, N., Nair, N., Ban, I., Talukdar, T., Nordeen, P., Ghosh, S., and Bader, S. (2021, January 11–16). Advanced Scaling of Enhancement Mode High-K Gallium Nitride-on-300mmSi(111) Transistor and 3D Layer Transfer GaN-Silicon Finfet CMOS Integration. Proceedings of the IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA. 5. Enhancement-Mode 300-mm GaN-on-Si(111) with Integrated Si CMOS for Future mm-Wave RF Applications;Then;IEEE Microw. Wirel. Technol. Lett.,2023
|
|