RTL-DEVS: HDL Design and Simulation Methodology for DEVS Formalism-Based Simulation Tool

Author:

Kwon Bo-Seung,Jung Sang-Won,Noh Young-Dan,Lee Jong-Sik,Han Young-Shin

Abstract

DEVS (Discrete Event System Specification) is widely used in modeling and simulation fields to design, validate, and implement complex response systems. DEVS provides a robust formalism for system design using event-driven, state-based models with explicitly defined temporal information. We extend the RTL-DEVS model based on DEVS formalism to enable part of Verilog simulation in DEVS-based simulation tools. The simulation based on RTL-DEVS methodology, which imitates Verilog’s testbench and behavioral module, confirmed through experiments that RTL simulation can be performed sufficiently through the code elaboration process. In multiple simulation results, Verilog simulation and RTL-DEVS-based simulation were able to output equivalent results under limited conditions. DEVS formalism-based modeling can be extended to other DEVS-based simulators when using model-type exchange tools, and this means that the advanced functions or classes of RTL simulation tools can be applied using higher-level language tools.

Funder

National Research Foundation of Korea

Ministry of Science, ICT and Future Planning

Publisher

MDPI AG

Subject

General Medicine,General Chemistry

Reference8 articles.

1. Tallaksen, E. (2019, January 29). UVVM—The Fastest Growing FPGA Verification Methodology Worldwide!. Proceedings of the 2019 Workshop on Open Source Design Automation (OSDA), 2019 Design, Automation and Test in Europe Conference (DATE), Florence, Italy. Available online: https://osda.gitlab.io/19/tallaksen.pdf.

2. Muñoz-Quijada, M., Sanz, L., and Guzman-Miranda, H. (2020). SW-VHDL Co-Verification Environment Using Open Source Tools. Electronics, 9.

3. Molter, H.G., Seffrin, A., and Huss, S.A. (2009, January 22–24). DEVS2VHDL: Automatic Transformation of XML specified DEVS Model of Computation into Synthesizable VHDL Code. Proceedings of the 12th Forum on Specification and Design Languages (FDL 2009), Sophia Antipolis, France.

4. Integrated Hybrid Modeling Methodology and Simulation Engine Design Based on HDEVS Formalism;Kwon;J. Korea Soc. Simul.,2013

5. Kim, T.G., Kim, J.K., and Kim, Y.G. (2001, January 18–20). DHMIF: DEVS-based hardware model interchange format. Proceedings of the European Simulation Symposium, Marseille, France.

Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3