Multi-Step Mechanical and Thermal Homogenization for the Warpage Estimation of Silicon Wafers
-
Published:2024-03-18
Issue:3
Volume:15
Page:408
-
ISSN:2072-666X
-
Container-title:Micromachines
-
language:en
-
Short-container-title:Micromachines
Author:
Xiang Zhouyi1ORCID, Chen Min1ORCID, Deng Yonghui2, Huang Songhua1ORCID, Liu Sanli1, Li Ji3ORCID
Affiliation:
1. School of Advanced Technology, Xi’an Jiaotong-Liverpool University, Suzhou 215123, China 2. ZINSIGHT Technology (Shanghai) Co., Ltd., Shanghai 201114, China 3. Key Laboratory of MEMS of the Ministry of Education, Southeast University, Nanjing 210096, China
Abstract
In response to the increasing demand for high-performance capacitors, with a simultaneous emphasis on minimizing their physical size, a common practice involves etching deep vias and coating them with functional layers to enhance operational efficiency. However, these deep vias often cause warpages during the processing stage. This study focuses on the numerical modeling of wafer warpage that occurs during the deposition of three thin layers onto these vias. A multi-step mechanical and thermal homogenization approach is proposed to estimate the warpage of the silicon wafer. The efficiency and accuracy of this numerical homogenization strategy are validated by comparing detailed and homogenized models. The multi-step homogenization method yields more accurate results compared to the conventional direct homogenization method. Theoretical analysis is also conducted to predict the shape of the wafer warpage, and this study further explores the impact of via depth and substrate thickness.
Funder
National Natural Science Foundation of China the National Key Laboratory of Science and Technology on Vacuum Electronics the Fundamental Research Funds for the Central Universities the Industrial Research & Development Project the Innovative and Entrepreneurial Talent Plan of Jiangsu Province, China the XJTLU Research Development Fund
Reference35 articles.
1. Kim, J.H., Lee, H., Hwang, J., and Yoo, J. (2020, January 3–30). Ultra-Low ESL Capacitor Based on Silicon Technology with Substrate Embedded Platform. Proceedings of the Electronic Components and Technology Conference, Orlando, FL, USA. 2. Bunel, C., and Murray, F. (2016, January 20–22). Ultra Thin Low ESL and Ultra Wide Broadband Silicon Capacitors. Proceedings of the 2016 International Conference on Electronics Packaging, ICEP 2016, Hokkaido, Japan. 3. Lee, H., Im, Y., Kim, J., Hwang, J., Jeong, J., Cho, Y., Choi, H., and Shin, Y. (2019, January 28–31). Hybrid Approach for Large Size FC-BGA to Enhance Thermal and Electrical Performance Including Power Delivery. Proceedings of the Electronic Components and Technology Conference, Las Vegas, NV, USA. 4. Song, C., Wang, Q., Zheng, K., Zhou, Y., and Cai, J. (2022, January 10–13). Design and Simulation of Deep Trench Capacitor on High-Performance Silicon Interposer. Proceedings of the 23rd International Conference on Electronic Packaging Technology, ICEPT 2022, Dalian, China. 5. The Role of the Trench Capacitor in DRAM Innovation;Sunami;IEEE Solid-State Circuits Newsl.,2009
|
|