Optimal Implementations of 8b/10b Encoders and Decoders for AMD FPGAs

Author:

Popa Stefan1ORCID,Ivanovici Mihai1ORCID,Coliban Radu-Mihai1ORCID

Affiliation:

1. Department of Electronics and Computers, Faculty of Electrical Engineering and Computer Science, Transilvania University of Brasov, B-dul Eroilor nr. 29, 500036 Brasov, Romania

Abstract

The 8b/10b IBM encoding scheme is used in a plethora of communication technologies, including USB, Gigabit Ethernet, and Serial ATA. We propose two primitive-based structural designs of an 8b/10b encoder and two of an 8b/10b decoder, all targeted at modern AMD FPGA architectures. Our aim is to reduce the amount of resources used for the implementations. We compare our designs with implementations resulting from behavioral models as well as with state-of-the-art solutions from the literature. The implementation results show that our solutions provide the lowest resource utilization with comparable maximum operating frequency and power consumption. The proposed structural designs are suitable for resource-constrained data communication protocol implementations that employ the IBM 8b/10b encoding scheme. This paper is an extended version of our paper published at the 2022 International Symposium on Electronics and Telecommunications (ISETC), Timisoara, Romania, 10–11 November 2022.

Funder

Romanian Ministry of Research, Innovation, and Digitization, RO-CERN collaboration

Publisher

MDPI AG

Reference31 articles.

1. Xilinx (2023, July 12). 7 Series FPGAs Configurable Logic Block User Guide UG474 (V1.8). Available online: https://docs.xilinx.com/v/u/en-US/ug474_7Series_CLB.

2. Gaide, B., Gaitonde, D., Ravishankar, C., and Bauer, T. (2019). PGA’19 Proceedings of the 2019 ACM/SIGDA International Symposium on Field-Programmable Gate Arrays, Seaside, CA, USA, 24–26 February 2019, Association for Computing Machinery.

3. Xilinx (2023, December 12). Versal Adaptive SoC Design Guide, UG1273 (v2023.2). Available online: https://docs.xilinx.com/r/en-US/ug1273-versal-acap-design.

4. RingNet: A Memory-Oriented Network-On-Chip Designed for FPGA;Siast;IEEE Trans. Very Large Scale Integr. (VLSI) Syst.,2019

5. A DC-Balanced, Partitioned-Block, 8B/10B Transmission Code;Widmer;IBM J. Res. Dev.,1983

Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3