Asymmetric 5.5 GHz Three-Stage Voltage-Controlled Ring-Oscillator in 65 nm CMOS Technology
-
Published:2023-02-03
Issue:3
Volume:12
Page:778
-
ISSN:2079-9292
-
Container-title:Electronics
-
language:en
-
Short-container-title:Electronics
Author:
Ciarpi Gabriele1ORCID, Monda Danilo1ORCID, Mestice Marco1ORCID, Rossi Daniele1ORCID, Saponara Sergio1ORCID
Affiliation:
1. Dipartimento di Ingegneria dell’Informazione, Università di Pisa, 56122 Pisa, Italy
Abstract
The current trend of increasing the complexity of hardware accelerators to improve their functionality is highlighting the problem of sharing a high-frequency clock signal for all integrated modules. As the clock itself is becoming the main limitation to the performance of accelerators, in this manuscript, we present the design of an asymmetric Ring Oscillator-Voltage-Controlled Oscillator (RO-VCO) based on the Current Mode Logic architecture. The RO-VCO was designed on commercial-grade 65 nm CMOS technology, and it is capable of driving large capacitance loads, avoiding the need for additional buffers for clock-trees, reducing the silicon area and power consumption. The proposed RO-VCO is composed of three closed-loop differential and asymmetrical stages, and it is able to tune the working frequency in the range from 4.72 GHz to 6.12 GHz. The phase noise and a figure of merit of −103.2 dBc/Hz and −186 dBc/Hz were obtained at 1 MHz offset from the 5.5 GHz carrier. In this article, the analytical model, full custom schematic, and layout of the proposed RO-VCO are presented and discussed in detail together with the experimental electrical and thermal characterization of the fabricated device.
Subject
Electrical and Electronic Engineering,Computer Networks and Communications,Hardware and Architecture,Signal Processing,Control and Systems Engineering
Reference31 articles.
1. Dubitzky, W., Kurowski, K., and Schott, B. (2012). Large-Scale Computing Techniques for Complex System Simulations, John Wiley & Sons. 2. A survey on hardware-aware and heterogeneous computing on multicore processors and accelerators;Buchty;Concurr. Comput. Pract. Exp.,2012 3. Karimi, N., Kong, Z., Chakrabarty, K., Gupta, P., and Patil, S. (2011, January 20–23). Testing of Clock-Domain Crossing Faults in Multi-core System-on-Chip. Proceedings of the 2011 Asian Test Symposium, New Delhi, India. 4. Adetomi, A., Enemali, G., and Arslan, T. (2017–2, January 29). Clock buffers, nets, and trees for on-chip communication: A novel network access technique in FPGAs. Proceedings of the 2017 IEEE International Parallel and Distributed Processing Symposium Workshops, Lake Buena Vista, FL, USA. 5. Restle, P.J., McNamara, T.G., Webber, D.A., Camporese, P.J., Eng, K.F., Jenkins, K.A., Allen, D.H., Rohn, M.J., Quaranta, M.P., and Boerstler, D.W. (2000, January 15–17). A clock distribution network for microprocessors. Proceedings of the IEEE JSSC, Honolulu, HI, USA.
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Design and Implementation of Voltage Controlled Ring Oscillator using 90nm CMOS Technology;2024 International Conference on Integrated Circuits, Communication, and Computing Systems (ICIC3S);2024-06-08
|
|