An Ultra Low Power Integer-N PLL with a High-Gain Sampling Phase Detector for IOT Applications in 65 nm CMOS

Author:

Tavakoli Javad1ORCID,Lavasani Hossein Miri2ORCID,Sheikhaei Samad1

Affiliation:

1. School of Electrical and Computer Engineering, College of Engineering, University of Tehran, North Kargar St., Tehran P.O. Box 14395-515, Iran

2. Department of Electrical, Computer, and Systems Engineering, Case Western Reserve University, Cleveland, OH 44106, USA

Abstract

A low-power and low-jitter 1.2 GHz Integer-N PLL (INPLL) is designed in a 65 nm standard CMOS process. A novel high-gain sampling phase detector (PD), which takes advantage of a transconductance (Gm) cell to boost the gain, is developed to increase the phase detection gain by ~100× compared to the Phase-Frequency Detectors (PFDs) used in conventional PLLs. Using this high detection gain, the noise contribution of the PFD and Charge Pump (CP), reference clock, and dividers on the PLL output is minimized, enabling low output jitter at low power, even when using low-frequency reference clocks. To provide a sufficient frequency locking range, an auxiliary frequency-locked loop (AFLL) is embedded within the INPLL. An integrated Lock Detector (LD) helps detect the INPLL locked state and disables the AFLL to save on power consumption and minimize its impact on the INPLL jitter. The proposed INPLL layout measures 700 µm × 350 µm, consumes 350 µW, and exhibits an integrated phase noise (IPN) of −37 dBc (from 10 kHz to 10 MHz), equivalent to 2.9 ps rms jitter, while keeping the spur level 64 dBc lower, resulting in jitter figure of Merit (FoMjitter) ~−236 dB.

Publisher

MDPI AG

Subject

Electrical and Electronic Engineering

Reference31 articles.

1. Gao, X., Klumperink, E.A.M., Bohsali, M., and Nauta, B. (2009, January 8–12). A 2.2 GHz 7.6 mW sub-sampling PLL with −126 dBc/Hz in-band phase noise and 0.15 psrms jitter in 0.18 µm CMOS. Proceedings of the 2009 IEEE International Solid-State Circuits Conference-Digest of Technical Papers, San Francisco, CA, USA.

2. Gao, X., Klumperink, E., and Nauta, B. (2015, January 28–30). Sub-sampling PLL techniques. Proceedings of the 2015 IEEE Custom Integrated Circuits Conference (CICC), San Jose, CA, USA.

3. A Sub-mW 2.4-GHz Active-Mixer-Adopted Sub-Sampling PLL Achieving an FoM of −256 dB;Lee;IEEE J. Solid-State Circuits,2020

4. A 2.4-GHz Reference-Sampling Phase-Locked Loop That Simultaneously Achieves Low-Noise and Low-Spur Performance;Sharma;IEEE J. Solid-State Circuits,2019

5. Zhao, Y., Memioglu, O., and Razavi, B. (2022, January 20–26). A 56GHz 23mW Fractional-N PLL with 110fs Jitter. Proceedings of the 2022 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA.

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3