Affiliation:
1. Virginia Tech, Grado Department of Industrial and Systems Engineering Virginia Tech National Security Institute 250 Perry St Blacksburg VA USA 24061
2. University of Arizona, Systems and Industrial Engineering Department 127 E. James Rogers Way, Tuscan Arizona USA 85721
Abstract
AbstractWith the increasing complexity that is being introduced to engineered systems, the literature suggests that verification may benefit from theoretical foundations. In practice and in teaching of system engineering (SE), we typically define a verification model (simulation, test article, etc.) under the assumption that the model is a valid representation of the system design. Is this assumption always true? In this article, we explore the use of system theoretic morphisms to mathematically characterize the validity of representativeness between verification models and corresponding system design.
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献