Overvoltage Failure Process of Cascode GaN Field Effect Transistors

Author:

Saito Wataru1ORCID,Nishizawa Shin‐ichi1

Affiliation:

1. Research Institute for Applied Mechanics Kyushu University 6‐1 Kasuga‐kouen Kasuga‐City Fukuoka 816‐8580 Japan

Abstract

The failure process caused by overvoltage stress in cascode GaN–field effect transistors (FETs) is discussed through single unclamped inductive switching (UIS) waveforms, burst UIS waveforms, and capacitance–voltage characteristic shifts. One of the critical disadvantages of GaN–high electron mobility transistors (HEMTs) is their lack of UIS withstand capability, primarily because there is no mechanism for removing holes generated by avalanche breakdown. The device failure is observed at the drain voltage peak in the single UIS, and sudden and random breaks are observed in the burst UIS even with the same overvoltage stress. Both hole and electron traps after the burst UIS are observed, and the failure position is at the chip edge. From these results, it is verified that cascode GaN–FETs are broken due to time‐dependent dielectric breakdown of passivation films.

Funder

Japan Society for the Promotion of Science

Publisher

Wiley

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3