Low Area and Power-Efficient FPGA Implementation of Improved AM-CSA-IIR Filter Design for the DSP Application

Author:

Eddla Arunjyothi, ,Pappu Venkata Yasoda Jayasree

Abstract

Digital Signal Processing (DSP) grew enormously in the past few decades and it was extensively practiced for numerous engineering applications like biomedical signal processing, radar signal processing, adaptive antenna design, intelligent control, etc. In DSP, the Finite Impulse Response (FIR) filter and Infinite Impulse Response (IIR) filter plays a vital role in the design of a complex signal processing system. Generally, The FIR filters are stable, linear in phase, with fewer finite-precision errors and easy to implement. However, most of the IIR filters are used in signal processing applications due to the less computational complexity which is compared to the FIR filters. Moreover, the IIR filter requires only fewer filter coefficients and requires only less amount storage registers. In this research, an IIR filter is implemented with Array multiplier and Carry Skip Adder (CSA) to improve hardware utilization. The IIR filter input is generated randomly which is stored in Random Access Memory (RAM). Similarly, the coefficient is generated by utilizing the Parks-McClellan algorithm where the generated value is stored in Read Only Memory (ROM). The proposed AM-CSA IIR (Array Multiplier-Carry Skip Adder Infinite Impulse Response) filter performances are evaluated in terms of filter output, Input Output Block (IOB), Look Up Table (LUT), Flip Flops (FF), slices, delay, and fractional delay. Overall the proposed design attained LUT= 115 (0.0564%), FF=40 (0.01%) and IOB= 22 (3.77%) and reduced fractional delay of about 0.0057ns.

Publisher

EJournal Publishing

Subject

Electrical and Electronic Engineering,Computer Networks and Communications,Instrumentation

Cited by 5 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Design and verification of an FPGA programmable logic element based on Sense-Switch pFLASH;Frontiers of Information Technology & Electronic Engineering;2024-04

2. Energy Efficient FPGA-Based Accelerator for Deep Spiking Neural Networks;2023 IEEE 3rd International Conference on Computer Systems (ICCS);2023-09-22

3. High Performance and Energy Efficient Floating-Point Multiplier on FPGA;2023 IEEE 3rd International Conference on Computer Systems (ICCS);2023-09-22

4. Design and FPGA verification of All-digital Low Order Sigma Delta Modulator with Simple Structure;Proceedings of the 2023 6th International Conference on Electronics, Communications and Control Engineering;2023-03-24

5. Selection and Research of Methods Increasing Optical Boundaries Determining Accuracy of Objects Suitable for Further FPGA Implementation;2022 International Siberian Conference on Control and Communications (SIBCON);2022-11-17

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3