Affiliation:
1. University of Adelaide, Department of Computer Science, SA 5005, Australia
Abstract
In this paper, we discuss the use of parallel discrete event simulation (PDES) algorithms for execution of hardware
models written in VHDL. We survey central event queue, conservative distributed and optimistic distributed
PDES algorithms, and discuss aspects of the semantics of VHDL and VHDL-92 that affect the use of these
algorithms in a VHDL simulator. Next, we describe an experiment performed as part of the Vsim Project at the
University of Adelaide, in which a simulation kernel using the central event queue algorithm was developed. We
present measurements taken from this kernel simulating some benchmark models. It appears that this technique,
which is relatively simple to implement, is suitable for use on small scale multiprocessors (such as current desktop
multiprocessor workstations), simulating behavioral and register transfer level models. However, the degree of
useful parallelism achievable on gate level models with this technique appears to be limited.
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Hardware and Architecture
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. A New Algorithm for VHDL Parallel Simulation;ACM Transactions on Design Automation of Electronic Systems;2011-06