FPGA-Based Channel Coding Architectures for 5G Wireless Using High-Level Synthesis

Author:

Mhaske Swapnil1ORCID,Kee Hojin2ORCID,Ly Tai2,Aziz Ahsan2,Spasojevic Predrag1ORCID

Affiliation:

1. Wireless Information Networking Laboratory, Rutgers University, New Brunswick, NJ 08902, USA

2. National Instruments Corporation, Austin, TX 78759, USA

Abstract

We propose strategies to achieve a high-throughput FPGA architecture for quasi-cyclic low-density parity-check codes based on circulant-1 identity matrix construction. By splitting the node processing operation in the min-sum approximation algorithm, we achieve pipelining in the layered decoding schedule without utilizing additional hardware resources. High-level synthesis compilation is used to design and develop the architecture on the FPGA hardware platform. To validate this architecture, an IEEE 802.11n compliant 608 Mb/s decoder is implemented on the Xilinx Kintex-7 FPGA using the LabVIEW FPGA Compiler in the LabVIEW Communication System Design Suite. Architecture scalability was leveraged to accomplish a 2.48 Gb/s decoder on a single Xilinx Kintex-7 FPGA. Further, we present rapidly prototyped experimentation of an IEEE 802.16 compliant hybrid automatic repeat request system based on the efficient decoder architecture developed. In spite of the mixed nature of data processing—digital signal processing and finite-state machines—LabVIEW FPGA Compiler significantly reduced time to explore the system parameter space and to optimize in terms of error performance and resource utilization. A 4x improvement in the system throughput, relative to a CPU-based implementation, was achieved to measure the error-rate performance of the system over large, realistic data sets using accelerated, in-hardware simulation.

Funder

Rutgers University

Publisher

Hindawi Limited

Subject

Hardware and Architecture

Reference21 articles.

Cited by 6 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. HF-LDPC: HLS-friendly QC-LDPC FPGA Decoder with High Throughput and Flexibility;2023 IEEE 41st International Conference on Computer Design (ICCD);2023-11-06

2. R-LDPC: Refining Behavior Descriptions in HLS to Implement High-throughput LDPC Decoder;2023 Design, Automation & Test in Europe Conference & Exhibition (DATE);2023-04

3. TLP-LDPC: Three-Level Parallel FPGA Architecture for Fast Prototyping of LDPC Decoder Using High-Level Synthesis;Journal of Computer Science and Technology;2022-11-30

4. Efficient FPGA Implementation of Chaotic based Communication System with Polar Encoding;2022 9th International Conference on Electrical and Electronics Engineering (ICEEE);2022-03-29

5. HDecoder: a hardware LDPC decoder using high level synthesis for phase modulated collinear holographic storage;International Conference on Optoelectronic and Microelectronic Technology and Application;2020-12-04

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3