Affiliation:
1. Department of Electronics and Communication Engineering, VFSTR University (Vignan University), Guntur, Andhra Pradesh 522 213, India
Abstract
An efficient low power high speed 5-bit 5-GS/s flash analogue-to-digital converter (ADC) is proposed in this paper. The designing of a thermometer code to binary code is one of the exacting issues of low power flash ADC. The embodiment consists of two main blocks, a comparator and a digital encoder. To reduce the metastability and the effect of bubble errors, the thermometer code is converted into the gray code and there after translated to binary code through encoder. The proposed encoder is thus implemented by using differential cascade voltage switch logic (DCVSL) to maintain high speed and low power dissipation. The proposed 5-bit flash ADC is designed using Cadence 180 nm CMOS technology with a supply rail voltage typically ±0.85 V. The simulation results include a total power dissipation of 46.69 mW, integral nonlinearity (INL) value of −0.30 LSB and differential nonlinearity (DNL) value of −0.24 LSB, of the flash ADC.
Subject
Electrical and Electronic Engineering,Electronic, Optical and Magnetic Materials
Cited by
9 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Design of Comparator and Binary Amplitude Shift Keying Modulator using CCCII;2024 16th International Conference on Electronics, Computers and Artificial Intelligence (ECAI);2024-06-27
2. Analysis and Design of High-Energy-Efficiency Amplifiers for Delta-Sigma Modulators;Active and Passive Electronic Components;2023-11-23
3. Design of a 0.4 V, 8.43 ENOB, 5.29 nW, 2 kS/s SAR ADC for Implantable Devices;Electronics;2023-11-18
4. Flash ADC's low power, high speed dynamic comparator;2022 IEEE International Women in Engineering (WIE) Conference on Electrical and Computer Engineering (WIECON-ECE);2022-12-30
5. Design of 1-Bit FinFET Sum Circuit for Computational Applications;Advanced Techniques for IoT Applications;2021-08-03