An elementary processor architecture with simultaneous instruction issuing from multiple threads

Author:

Hirata Hiroaki,Kimura Kozo,Nagamine Satoshi,Mochizuki Yoshiyuki,Nishimura Akio,Nakase Yoshimori,Nishizawa Teiji

Abstract

In this paper, we propose a multithreaded processor architecture which improves machine throughput. In our processor architecture, instructions from different threads (not a single thread) are issued simultaneously to multiple functional units, and these instructions can begin execution unless there are functional unit conflicts. This parallel execution scheme greatly improves the utilization of the functional unit. Simulation results show that by executing two and four threads in parallel on a nine-functional-unit processor, a 2.02 and a 3.72 times speed-up, respectively, can be achieved over a conventional RISC processor. Our architecture is also applicable to the efficient execution of a single loop. In order to control functional unit conflicts between loop iterations, we have developed a new static code scheduling technique. Another loop execution scheme, by using the multiple control flow mechanism of our architecture, makes it possible to parallelize loops which are difficult to parallelize in vector or VLIW machines.

Publisher

Association for Computing Machinery (ACM)

Reference17 articles.

1. An Efficient Algorithm for Exploiting Multiple Arithmetic Units

2. R.F. Touzeau "A Fortran Compiler for the FPS- 164 Scientific Computer " In Proc. of the A CM SIGPLAN'8~ Symp. on Compiler Construction pp. 48-57 june 1984. 10.1145/502874.502879 R.F. Touzeau "A Fortran Compiler for the FPS- 164 Scientific Computer " In Proc. of the A CM SIGPLAN'8~ Symp. on Compiler Construction pp. 48-57 june 1984. 10.1145/502874.502879

3. M. Lain "Software Pipelining: An Effective Scheduling Technique for VLIW Machines " In Proc. of the SIGPLAN'88 Conf. on Programming Language Design and implementation pp. 318- 328 June 1988. 10.1145/53990.54022 M. Lain "Software Pipelining: An Effective Scheduling Technique for VLIW Machines " In Proc. of the SIGPLAN'88 Conf. on Programming Language Design and implementation pp. 318- 328 June 1988. 10.1145/53990.54022

Cited by 41 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Improving performance of simultaneous multithreading CPUs using autonomous control of speculative traces;Microprocessors and Microsystems;2024-07

2. Performance Evaluation on Parallel Speculation-Based Construction of a Binary Search Tree;International Journal of Networked and Distributed Computing;2023-11-08

3. Reinforcement learning-based register renaming policy for simultaneous multithreading CPUs;Expert Systems with Applications;2021-12

4. Decoupling Computation and Result Write-Back for Thread-Level Parallelization;International Journal of Software Innovation;2020-07

5. A Modified Parallel Heapsort Algorithm;International Journal of Software Innovation;2020-07

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3