QUKU

Author:

Bergmann Neil W.1,Shukla Sunil K.2,Becker Jürgen3

Affiliation:

1. University of Queensland, Brisbane, Australia

2. IBM TJ Watson Research Center, Hawthorne, NY

3. Karlsruhe Institute of Technology, Karlsruhe, Germany

Abstract

A new architecture, QUKU, is proposed for implementing stream-based algorithms on FPGAs, which combines the advantages of FPGA and Coarse Grain Reconfigurable Arrays (CGRAs). QUKU consists of a dynamically reconfigurable, coarse-grain Processing Element (PE) array with an associated softcore processor providing system support. At a coarse-grain, the PE array can be reconfigured on a cycle-by-cycle basis to change the PE functionality similarly to that in a conventional CGRA. At a fine-grain, the whole FPGA can be reconfigured statically to implement a completely different PE array that serves the target application in a better way. Advantages of the fine-grain reconfiguration include individually customized PEs, adaptable numeric format support and customizable interconnect network. A prototype CAD tool framework is also developed which facilitates programming the QUKU architecture. An example application consisting of two different image detectors is implemented to demonstrate the advantages of QUKU. QUKU provides up to 140 times speedup and 40 times improvement in area-time product compared to an implementation running on an FPGA-based softcore. The area-time product for QUKU is around 16% lower than that of a custom circuit based implementation on the same FPGA. The per-PE customization provides an area-time saving of approximately 31% compared to a homogeneous 4 × 4 array of PEs for the same application. The experimental results demonstrate that a dual layered reconfigurable architecture provides significant potential benefits in terms of flexibility, area and processing efficiency over existing reconfigurable computing architectures for DSP.

Funder

Australian Government's International Science Linkages Program

Publisher

Association for Computing Machinery (ACM)

Subject

Hardware and Architecture,Software

Reference29 articles.

1. Image Processing

2. AsAP: A Fine-Grained Many-Core Platform for DSP Applications

3. Eto E. 2007. Difference-based partial reconfiguration. Xilinx Appli. Note. www.xilinx.com. Eto E. 2007. Difference-based partial reconfiguration. Xilinx Appli. Note. www.xilinx.com.

Cited by 10 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Amphis: Managing Reconfigurable Processor Architectures With Generative Adversarial Learning;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems;2022-11

2. Impact of FPGA Architecture on Area and Performance of CGRA Overlays;2019 IEEE 27th Annual International Symposium on Field-Programmable Custom Computing Machines (FCCM);2019-04

3. Optimal mapping of program overlays onto many-core platforms with limited memory capacity;DES AUTOM EMBED SYST;2017

4. An FPGA Coarse Grained Intermediate Fabric for Regular Expression Search;Proceedings of the on Great Lakes Symposium on VLSI 2017;2017-05-10

5. Are Coarse-Grained Overlays Ready for General Purpose Application Acceleration on FPGAs?;2016 IEEE 14th Intl Conf on Dependable, Autonomic and Secure Computing, 14th Intl Conf on Pervasive Intelligence and Computing, 2nd Intl Conf on Big Data Intelligence and Computing and Cyber Science and Technology Congress(DASC/PiCom/DataCom/CyberSciTech);2016-08

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3