Performance evaluation of a commercial cache-coherent shared memory multiprocessor

Author:

Jog Rajeev1,Vitale Philip L.1,Callister James R.1

Affiliation:

1. Hardware Systems Peformance, Hewlett Packard Company, 19447 Pruneridge Avenue, Cupertino, CA

Abstract

This paper describes an approximate Mean Value Analysis (MVA) model developed to project the performance of a small-scale shared-memory commercial symmetric multiprocessor system. The system, based on Hewlett Packard Precision Architecture processors, supports multiple active user processes and multiple execution threads within the operating system. Using detailed timing for hardware delays, a customized approximate closed queueing model is developed for the multiprocessor system. The model evaluates delays due to bus and memory contention, and cache interference. It predicts bus bandwidth requirements and utilizations for the bus and memory controllers. An extension to handle I/O traffic is outlined. Applications are profiled on the basis of execution traces on uniprocessor systems to provide inputs parameters for the model. Performance effects of various detailed architectural tradeoffs (memory interleaving, lower memory latencies) are examined. The sensitivity of overall system performance to various parameters is explored. Preliminary measurements of uniprocessor systems are compared against the model predictions. A prototype multiprocessor system is under development. We intend to validate the modeling results against measurements.

Publisher

Association for Computing Machinery (ACM)

Subject

Computer Networks and Communications,Hardware and Architecture,Software

Reference10 articles.

1. A 30 MIPS VLSI CPU

2. A New Solution to Coherence Problems in Multicache Systems;Censier L.M.;IEEE Transactions on Computers C-,1978

3. D. Ferrari Computer Systems Performance Evaluation Prentice-Hall Inc. Englewood Cliffs New Jersey 1978. D. Ferrari Computer Systems Performance Evaluation Prentice-Hall Inc. Englewood Cliffs New Jersey 1978.

4. VLSI- Based High-Performance HP Precision Architecture Computers;Gassman G.R.;Hewlett-Packard Journal,1987

5. Using cache memory to reduce processor-memory traffic

Cited by 2 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3