Affiliation:
1. Huazhong University of Science and Technology, Wuhan, China
2. DERA Co., Ltd, Shanghai, China
Abstract
Low-density parity-check (LDPC)
codes have been widely adopted in NAND flash in recent years to enhance data reliability. There are two types of decoding, hard-decision and soft-decision decoding. However, for the two types, their error correction capability degrades due to inaccurate
log-likelihood ratio (LLR)
. To improve the LLR accuracy of LDPC decoding, this article proposes LLR optimization schemes, which can be utilized for both hard-decision and soft-decision decoding. First, we build a threshold voltage distribution model for 3D
floating gate (FG)
triple level cell (TLC)
NAND flash. Then, by exploiting the model, we introduce a scheme to quantize LLR during hard-decision and soft-decision decoding. And by amplifying a portion of small LLRs, which is essential in the layer min-sum decoder, more precise LLR can be obtained. For hard-decision decoding, the proposed new modes can significantly improve the decoder’s error correction capability compared with traditional solutions. Soft-decision decoding starts when hard-decision decoding fails. For this part, we study the influence of the reference voltage arrangement of LLR calculation and apply the quantization scheme. The simulation shows that the proposed approach can
reduce frame error rate (FER)
for several orders of magnitude.
Funder
Key Area Research and Development Program of Guangdong Province
NSFC
National Key Research and Development Program of China
111 Project
China Postdoctoral Science Foundation
Postdoctoral Innovative Talents Support Program
Excellent Projects for Postdoctoral Science and Technology Activities in Hubei Province
Key Project of Shandong Wisdom Joint Fund
Publisher
Association for Computing Machinery (ACM)
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications
Cited by
4 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献