Improving LDPC Decoding Performance for 3D TLC NAND Flash by LLR Optimization Scheme for Hard and Soft Decision

Author:

Cui Lanlan1,Wu Fei1,Liu Xiaojian2,Zhang Meng1,Xiao Renzhi1,Xie Changsheng1

Affiliation:

1. Huazhong University of Science and Technology, Wuhan, China

2. DERA Co., Ltd, Shanghai, China

Abstract

Low-density parity-check (LDPC) codes have been widely adopted in NAND flash in recent years to enhance data reliability. There are two types of decoding, hard-decision and soft-decision decoding. However, for the two types, their error correction capability degrades due to inaccurate log-likelihood ratio (LLR) . To improve the LLR accuracy of LDPC decoding, this article proposes LLR optimization schemes, which can be utilized for both hard-decision and soft-decision decoding. First, we build a threshold voltage distribution model for 3D floating gate (FG) triple level cell (TLC) NAND flash. Then, by exploiting the model, we introduce a scheme to quantize LLR during hard-decision and soft-decision decoding. And by amplifying a portion of small LLRs, which is essential in the layer min-sum decoder, more precise LLR can be obtained. For hard-decision decoding, the proposed new modes can significantly improve the decoder’s error correction capability compared with traditional solutions. Soft-decision decoding starts when hard-decision decoding fails. For this part, we study the influence of the reference voltage arrangement of LLR calculation and apply the quantization scheme. The simulation shows that the proposed approach can reduce frame error rate (FER) for several orders of magnitude.

Funder

Key Area Research and Development Program of Guangdong Province

NSFC

National Key Research and Development Program of China

111 Project

China Postdoctoral Science Foundation

Postdoctoral Innovative Talents Support Program

Excellent Projects for Postdoctoral Science and Technology Activities in Hubei Province

Key Project of Shandong Wisdom Joint Fund

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications

Cited by 4 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Characterizing and Optimizing LDPC Performance on 3D NAND Flash Memories;ACM Transactions on Architecture and Code Optimization;2024-09-14

2. Modeling Retention Errors of 3D NAND Flash for Optimizing Data Placement;ACM Transactions on Design Automation of Electronic Systems;2024-06-21

3. Critical Data Backup with Hybrid Flash-Based Consumer Devices;ACM Transactions on Architecture and Code Optimization;2023-12-15

4. An Performance Optimization Scheme for Flash Memory System in 6G Mobile Network: Bit Remapping;J ELECTRON INF TECHN;2022

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3