Critical-reliability path identification and delay analysis

Author:

Chen Jifeng1,Wang Shuo1,Tehranipoor Mohammad1

Affiliation:

1. University of Connecticut, Storrs CT

Abstract

Circuit reliability analysis at the presilicon stage has become vital for sub-45nm technology designs in particular, due to aging effects, such as Negative Bias Temperature Instability (NBTI) and Hot Carrier Injection (HCI). To avoid potential reliability hazards in the postsilicon stage, current large-scale designs for commercial implementation overpessimistically analyze circuit aging under assumed worst-case workload in order not to violate the corner cases even for low possibilities, thus introducing unnecessary margin in the design timing analysis. The major issue is lack of an effective aging analysis method applicable to large designs with low CPU runtime, which is mainly due to: (1) conventional reliability tools are extremely time-consuming for circuit-level timing analysis and thus are not practical for large designs; (2) mathematical models developed to expedite the process are not accurate due to the high complexity of aging effects. In this article, a comprehensive analysis is presented to highlight the importance of each aging parameter. Then, a novel methodology is developed based on current commercial reliability tools to guarantee its high accuracy on circuit-level aging analysis. Existing proven low-level mathematical models are further enhanced to extensively speed up a higher level analysis by taking advantage of the explicit intermediate conditions stored in a pregenerated lookup table. Our results indicate ≥244 X improved computational efficiency, ≤5% relative error, and ≤0.7% absolute error compared with commercial reliability analysis tools (e.g., HSPICE MOSRA).

Funder

Cisco Systems

Semiconductor Research Corporation

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Hardware and Architecture,Software

Reference34 articles.

1. A critical examination of the mechanics of dynamic NBTI for PMOSFETS;Alam M.;Proceedings of the IEEE International Electron Devices Meeting (IEDM).,2003

2. Reliable Systems on Unreliable Fabrics

3. Designing Reliable Systems from Unreliable Components: The Challenges of Transistor Variability and Degradation

4. Electronics beyond nano-scale CMOS

5. Dynamic NBTI of p-MOS transistors and its impact on MOSFET scaling

Cited by 10 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. On Extracting Reliability Information from Speed Binning;2022 IEEE European Test Symposium (ETS);2022-05-23

2. Hardware Fault Tolerance;Fault-Tolerant Systems;2021

3. A Learning-Based Framework for Circuit Path Level NBTI Degradation Prediction;Electronics;2020-11-22

4. Triple transistor based triple modular redundancy with embedded voter circuit;Microelectronics Journal;2019-05

5. New Worst-Case Timing for Standard Cells Under Aging Effects;IEEE Transactions on Device and Materials Reliability;2019-03

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3