Affiliation:
1. Research Scholar, Department of ECE, Veer Madho Singh Bhandari Uttarakhand Technical University, Dehradun, India
2. Vice-Chancellor, Patliputra University, Patna, India
Abstract
Power dissipation is considered one of the important issues in low power Very-large-scale integration (VLSI) circuit design and is related to the threshold voltage. Generally, the sub-threshold leakage current and the leakage power dissipation are increased by reducing the threshold voltage. The overall performance of the circuit completely depends on this leakage power dissipation because this leakage and power consumption causes the components that are functioning by the battery for a long period to be washed-out rapidly. In this research, the reversible logic gate-based 9T static random access memory (SRAM) is designed in 14nm FinFET technology to reduce leakage power consumption in memory related applications. The Schmitt-trigger (ST)-based 9T SRAM cell is designed to attain high read-write stability and low power consumption using a single bit line structure. The reversible logic gates of Feynman (FG) and Fredkin gate (FRG) are combined to develop a row and column decoder in an SRAM design to diminish the leakage power. Moreover, the transistor stacking effect is applied to the proposed memory design to reduce the leakage power in active mode. The proposed reversible logic and transistor stacking based SRAM design is implemented in Tanner EDA Tool version 16.0. It also performs both read and write operations using the proposed circuit. The performance measures of read access time (RAT), write access time (WAT), read, write, and static power by varying supply voltage and temperature, delay and stability analysis (read/write static noise margin) are examined and compared with existing SRAM designs.
Publisher
Association for Computing Machinery (ACM)
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications
Reference58 articles.
1. A survey of leakage reduction techniques in CMOS digital circuits for nanoscale regime;Sharma Vijay Kumar;Australian Journal of Electrical and Electronics Engineering,2021
2. Sizing of SRAM cell with voltage biasing techniques for reliability enhancement of memory and PUF functions;Journal of Low Power Electronics and Applications,2016
3. Design of low power, variation tolerant single bitline 9T SRAM cell in 16-nm technology in subthreshold region;Roy Chandramauleshwar;Microelectronics Reliability,2021
4. A soft-error resilient low power static random access memory cell;Sachdeva Ashish;Analog Integrated Circuits and Signal Processing,2021
5. Low-power and leakage reduction in 10t SRAM using Tanner EDA;Jegadeeswari R.;Journal of Critical Reviews,2020
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献