Design of reversible sequential circuits optimizing quantum cost, delay, and garbage outputs

Author:

Thapliyal Himanshu1,Ranganathan Nagarajan1

Affiliation:

1. University of South Florida, Tampa, Tampa, FL

Abstract

Reversible logic has shown potential to have extensive applications in emerging technologies such as quantum computing, optical computing, quantum dot cellular automata as well as ultra low power VLSI circuits. Recently, several researchers have focused their efforts on the design and synthesis of efficient reversible logic circuits. In these works, the primary design focus has been on optimizing the number of reversible gates and the garbage outputs. The number of reversible gates is not a good metric of optimization as each reversible gate is of different type and computational complexity, and thus will have a different quantum cost and delay. The computational complexity of a reversible gate can be represented by its quantum cost. Further, delay constitutes an important metric, which has not been addressed in prior works on reversible sequential circuits as a design metric to be optimized. In this work, we present novel designs of reversible sequential circuits that are optimized in terms of quantum cost, delay and the garbage outputs. The optimized designs of several reversible sequential circuits are presented including the D Latch, the JK latch, the T latch and the SR latch, and their corresponding reversible master-slave flip-flop designs. The proposed master-slave flip-flop designs have the special property that they don't require the inversion of the clock for use in the slave latch. Further, we introduce a novel strategy of cascading a Fredkin gate at the outputs of a reversible latch to realize the designs of the Fredkin gate based asynchronous set/reset D latch and the master-slave D flip-flop. Finally, as an example of complex reversible sequential circuits, the reversible logic design of the universal shift register is introduced. The proposed reversible sequential designs were verified through simulations using Verilog HDL and simulation results are presented.

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Hardware and Architecture,Software

Reference40 articles.

1. Banerjee A. and Pathak A. 2007. On the synthesis of sequential reversible circuit. arXiv/0707.4233. Banerjee A. and Pathak A. 2007. On the synthesis of sequential reversible circuit. arXiv/0707.4233.

2. Efficient approaches for designing reversible Binary Coded Decimal adders

3. Logical Reversibility of Computation

4. Synthesis of reversible sequential elements

Cited by 107 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. New Bounds for Quick Computation of the Lower Bound on the Gate Count of Toffoli-Based Reversible Logic Circuits;IEICE Transactions on Information and Systems;2024-08-01

2. An Improved Lower Bound on the Gate Count of Toffoli-Based Reversible Logic Circuits;2024 IEEE 54th International Symposium on Multiple-Valued Logic (ISMVL);2024-05-28

3. A Delay-Efficient Implementation of Quantum Carry Select Adders;2024 IEEE International Parallel and Distributed Processing Symposium Workshops (IPDPSW);2024-05-27

4. Design of Reversible Serial Adder Based on EPOE Expressions for Computational Applications;IETE Journal of Research;2024-05-20

5. Design of Image Kernels using Reversible Logic Gates: Enhancing Image with Information-Preserving Operations;2024 International Conference on Expert Clouds and Applications (ICOECA);2024-04-18

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3