Dynamic decentralized cache schemes for mimd parallel processors

Author:

Rudolph Larry1,Segall Zary1

Affiliation:

1. Computer Science Department, Carnegie-Mellon University

Abstract

This paper presents two cache schemes for a shared-memory shared bus multiprocessor. Both schemes feature decentralized consistency control and dynamic type classification of the datum cached (i.e. read-only, local, or shared). It is shown how to exploit these features to minimize the shared bus traffic. The broadcasting ability of the shared bus is used not only to signal an event but also to distribute data. In addition, by introducing a new synchronization construct, i.e. the Test-and-Test-and-Set instruction, many of the traditional. parallell processing “hot spots” or bottlenecks are eliminated. Sketches of formal correctness proofs for the proposed schemes are also presented. It appears that moderately large parallel processors can be designed by employing the principles presented in this paper.

Publisher

Association for Computing Machinery (ACM)

Reference12 articles.

1. An Investigation of Alternative Cache Organizations;Bell J.D.;IEEE Transactions on Computers,1974

2. F.A. Briggs M. Dubois K. Hwang "Throughput Analysis and Configuration Design of Shared-Resource Multiprocessor Systems: PUMPS " The 8th Symposium on Computer Architure 1981. F.A. Briggs M. Dubois K. Hwang "Throughput Analysis and Configuration Design of Shared-Resource Multiprocessor Systems: PUMPS " The 8th Symposium on Computer Architure 1981.

3. A New Solution to Coherence Problems in Multicache Systems;Censier L.M.;IEEE Transaction on Computers,1978

4. M. Dubois and F.A. Briggs "Efficient Interprocessor Communication for MIMD Multiproccssor Systems " Proceedings of the 8th International Symposium on Computer Architecture" May 1981. M. Dubois and F.A. Briggs "Efficient Interprocessor Communication for MIMD Multiproccssor Systems " Proceedings of the 8th International Symposium on Computer Architecture" May 1981.

5. M. Dubois and F.A. Briggs "Effects of Cache Coherency in Multiprocessors " The 8th Annual Symposium on Computer Architecture 1982. M. Dubois and F.A. Briggs "Effects of Cache Coherency in Multiprocessors " The 8th Annual Symposium on Computer Architecture 1982.

Cited by 36 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. OptiQL: Robust Optimistic Locking for Memory-Optimized Indexes;Proceedings of the ACM on Management of Data;2023-11-13

2. Study on the classification model of lock mechanism in operating system;2022 IEEE 2nd International Conference on Power, Electronics and Computer Applications (ICPECA);2022-01-21

3. Mutable locks: Combining the best of spin and sleep locks;Concurrency and Computation: Practice and Experience;2020-06-17

4. Combining Data Duplication and Graph Reordering to Accelerate Parallel Graph Processing;Proceedings of the 28th International Symposium on High-Performance Parallel and Distributed Computing;2019-06-17

5. Dynamic directory table with victim cache: on-demand allocation of directory entries for active shared cache blocks;The Journal of Supercomputing;2019-01

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3