Rotary router

Author:

Abad Pablo1,Puente Valentin1,Gregorio José Angel1,Prieto Pablo1

Affiliation:

1. University of Cantabria, Santander (Cantabria), Spain

Abstract

The trend towards increasing the number of processor cores and cache capacity in future Chip-Multiprocessors (CMPs), will require scalable packet-switched interconnection networks adapted to the restrictions imposed by the CMP environment. This paper presents an innovative router design, which successfully addresses CMP cost/performance constraints. The router structure is based on two independent rings, which force packets to circulate either clockwise or anti-clockwise, traveling through every port of the router. It uses a completely decentralized scheduling scheme, which allows the design to: (1) take advantage of wide links, (2) reduce Head of Line blocking, (3) use adaptive routing, (4) be topology agnostic, (5) scale with network degree, and (6) have reasonable power consumption and implementation cost. A thorough comparative performance analysis against competitive conventional routers shows an advantage for our proposal of up to 50 % in terms of raw performance and nearly 60 % in terms of energy-delay product.

Publisher

Association for Computing Machinery (ACM)

Reference35 articles.

1. N.R. Adiga etal "An Overview of the BlueGene/L Supercomputer" Supercomputing 2002. N.R. Adiga et al. "An Overview of the BlueGene/L Supercomputer" Supercomputing 2002.

2. Design tradeoffs for tiled CMP on-chip networks

3. Platform 2015: Intel Platform and Evolution for the Next Decade;Borkar S.;Technology@Intel Magazine,2005

4. Scaling to the end of silicon with EDGE architectures

5. Route packets, net wires

Cited by 27 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Applying SMART-Based Power Gating Approach in NoC System;Journal of Circuits, Systems and Computers;2024-01-03

2. A Top-Down Modeling Approach for Networks-on-Chip Components Design: A Switch as Case Study;IEEE Access;2023

3. Combined Distributed Shared-Buffered and Diagonally-Linked Mesh Topology for High-Performance Interconnect;Micromachines;2022-12-17

4. A Segmented Adaptive Router for Near Energy-Proportional Networks-on-Chip;ACM Transactions on Embedded Computing Systems;2022-07-31

5. ThruChip Interface;Wireless Interface Technologies for 3D IC and Module Integration;2021-09-30

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3