SCRIPT

Author:

Nahiyan Adib1,Park Jungmin1,He Miao1,Iskander Yousef2,Farahmandi Farimah1,Forte Domenic1,Tehranipoor Mark1

Affiliation:

1. University of Florida, Florida, USA

2. Cisco, Knoxville, Florida USA

Abstract

Power side-channel attacks (SCAs) have been proven to be effective at extracting secret keys from hardware implementations of cryptographic algorithms. Ideally, the power side-channel leakage (PSCL) of hardware designs of a cryptographic algorithm should be evaluated as early as the pre-silicon stage (e.g., gate level). However, there has been little effort in developing computer-aided design (CAD) tools to accomplish this. In this article, we propose an automated CAD framework called SCRIPT to evaluate information leakage through side-channel analysis. SCRIPT starts by defining the underlying properties of the hardware implementation that can be exploited by side-channel attacks. It then utilizes information flow tracking (IFT) to identify registers that exhibit those properties and, therefore, leak information through the side-channel. Here, we develop an IFT-based side-channel vulnerability metric ( SCV ) that is utilized by SCRIPT for PSCL assessment. SCV is conceptually similar to the traditionally used signal-to-noise ratio (SNR) metric. However, unlike SNR, which requires thousands of traces from silicon measurements, SCRIPT utilizes formal methods to generate SCV-guided patterns/plaintexts, allowing us to derive SCV using only a few patterns (ideally as low as two) at gate level. SCV estimates PSCL vulnerability at pre-silicon stage based on the number of plaintexts required to attain a specific SCA success rate. The integration of IFT and pattern generation makes SCRIPT efficient, accurate, and generic to be applied to any hardware design. We validate the efficacy of the SCRIPT framework by demonstrating that it can effectively and accurately determine SCA success rates for different AES designs at pre-silicon stage. SCRIPT is orders of magnitude more efficient than traditional pre-silicon PSCL assessment (SNR-based), with an average evaluation time of 15 minutes; whereas, traditional PSCL assessment at pre-silicon stage would require more than a month. We also analyze the PSCL characteristic of the multiplication unit of RISC processor using SCRIPT to demonstrate SCRIPT’s applicability.

Funder

Cisco Systems

National Institute of Standards and Technology

Semiconductor Research Corporation

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications

Reference44 articles.

1. Xilinx Inc. 2019. Power Analysis and Optimization. https://www.xilinx.com/. Xilinx Inc. 2019. Power Analysis and Optimization. https://www.xilinx.com/.

2. Cadence Design Systems Inc. 2019. Cadence. https://www.cadence.com/. Cadence Design Systems Inc. 2019. Cadence. https://www.cadence.com/.

3. Tohoku University. 2019. Galois field based AES verilog design. http://www.aoki.ecei.tohoku.ac.jp/. Tohoku University. 2019. Galois field based AES verilog design. http://www.aoki.ecei.tohoku.ac.jp/.

4. Satoh Laboratory. 2019. Lookup table based AES verilog design. Satoh Laboratory UEC. http://satoh.cs.uec.ac.jp/en/. Satoh Laboratory. 2019. Lookup table based AES verilog design. Satoh Laboratory UEC. http://satoh.cs.uec.ac.jp/en/.

5. Synopsys. 2019. Synopsys. http://www.synopsys.com/. Synopsys. 2019. Synopsys. http://www.synopsys.com/.

Cited by 21 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3