Symbolic synthesis of clock-gating logic for power optimization of synchronous controllers

Author:

Benini L.1,De Micheli G.2,Macii E.3,Poncino M.3,Scarsi R.3

Affiliation:

1. Stanford Univ., Stanford, CA

2. Stanford Univ., Stan0ford, CA

3. Politecnico di Torino, Turin, Italy

Abstract

Recent results have shown that dynamic power management is effective in reducing the total power consumption of sequential circuits. In this paper, we propose a bottom-up approach for the automatic extraction and synthesis of dynamic power management circuitry starting from structural logic-level specifications. Our techniques leverage the compact BDD-based representation of Boolean and pseudo-Boolean functions to detect idle conditions where the clock can be stopped without compromising functional correctness. Moreover, symbolic techniques allow accurate probabilistic computations; in particular, they enable the use of non-equiprobable primary input distributions, a key step in the construction of models that match the behavior of real hardware devices with a high degree of fidelity. The results are encouraging, since power savings of up to 34% have been obtained on standard benchmark circuits.

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications

Reference17 articles.

1. Precomputation-based sequential logic optimization for low power

2. Transformation and synthesis of FSMs for low power gated clock implementation;BENINI L.;IEEE Trans. Comput.-Aided Des. Integr. Circuits,1996

3. Combinational profiles of sequential benchmark circuits

Cited by 15 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Exercising Symbolic Discrete Control for Designing Low-power Hardware Circuits: an Application to Clock-gating;IFAC-PapersOnLine;2018

2. Low-Power Clock Tree Synthesis for 3D-ICs;ACM Transactions on Design Automation of Electronic Systems;2017-05-31

3. Applications;Boolean Circuit Rewiring;2016-01-08

4. Design of Low Power Adaptive Pulse TriggeredFlip-Flop Using Modified Clock Gating Schemeat 90nm Technology;Procedia Materials Science;2015

5. Write Control Method for Nonvolatile Flip-Flops Based on State Transition Analysis;IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences;2013

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3