The iDEA DSP Block-Based Soft Processor for FPGAs

Author:

Cheah Hui Yan1,Brosser Fredrik1,Fahmy Suhaib A.1,Maskell Douglas L.1

Affiliation:

1. Nanyang Technological University, Nanyang Avenue, Singapore

Abstract

DSP blocks in modern FPGAs can be used for a wide range of arithmetic functions, offering increased performance while saving logic resources for other uses. They have evolved to better support a plethora of signal processing tasks, meaning that in other application domains they may be underutilised. The DSP48E1 primitives in new Xilinx devices support dynamic programmability that can help extend their usefulness; the specific function of a DSP block can be modified on a cycle-by-cycle basis. However, the standard synthesis flow does not leverage this flexibility in the vast majority of cases. The lean DSP Extension Architecture (iDEA) presented in this article builds around the dynamic programmability of a single DSP48E1 primitive, with minimal additional logic to create a general-purpose processor supporting a full instruction-set architecture. The result is a very compact, fast processor that can execute a full gamut of general machine instructions. We show a number of simple applications compiled using an MIPS compiler and translated to the iDEA instruction set, comparing with a Xilinx MicroBlaze to show estimated performance figures. Being based on the DSP48E1, this processor can be deployed across next-generation Xilinx Artix-7, Kintex-7, Virtex-7, and Zynq families.

Publisher

Association for Computing Machinery (ACM)

Subject

General Computer Science

Reference32 articles.

1. Aeroflex Gaisler. 2012. GRLIB ip library user's manual. http://aeroflex.bentech-taiwan.com/aeroflex/pdf/grlib.pdf. Aeroflex Gaisler. 2012. GRLIB ip library user's manual. http://aeroflex.bentech-taiwan.com/aeroflex/pdf/grlib.pdf.

2. Altera Corpration. 2011. Nios II processor design. http://www.altera.com/literature/lit-nio2.jsp. Altera Corpration. 2011. Nios II processor design. http://www.altera.com/literature/lit-nio2.jsp.

3. Arm Ltd. 2011. Cortex-m1 processor. http://www.arm.com/products/processors/cortex-m/cortex-m1.php. Arm Ltd. 2011. Cortex-m1 processor. http://www.arm.com/products/processors/cortex-m/cortex-m1.php.

4. The SecretBlaze: A Configurable and Cost-Effective Open-Source Soft-Core Processor

Cited by 30 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. An FPGA-based parallel deconvolution application envisaging high-energy calorimeters operating under severe pile-up conditions;Journal of Instrumentation;2024-08-01

2. A Statically and Dynamically Scalable Soft GPGPU;Proceedings of the 2024 ACM/SIGDA International Symposium on Field Programmable Gate Arrays;2024-04

3. High-speed YOLOv4-tiny hardware accelerator for self-driving automotive;The Journal of Supercomputing;2023-10-27

4. Field‐programmable Gate Arrays;Design for Embedded Image Processing on FPGAs;2023-09-05

5. Field-Programmable Gate Array Architecture;Handbook of Computer Architecture;2023

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3