FinFET-Based Low-Swing Clocking

Author:

Sitik Can1,Salman Emre2,Filippini Leo1,Yoon Sung Jun3,Taskin Baris1

Affiliation:

1. Drexel University, Philadelphia, PA

2. Stony Brook University, Stony Brook, NY

3. Stony Brook University, College Station, TX

Abstract

A low-swing clocking methodology is introduced to achieve low-power operation at 20nm FinFET technology. Low-swing clock trees are used in existing methodologies in order to decrease the dynamic power consumption in a trade-off for 3 issues: (1) the effect of leakage power consumption, which is becoming more dominant when the process scales sub-32nm; (2) the increase in insertion delay, resulting in a high clock skew; and (3) the difficulty in driving the existing DFF sinks with a low-swing clock signal without a timing violation. In this article, a FinFET-based low-swing clocking methodology is introduced to preserve the dynamic power savings of low-swing clocking while minimizing these three negative effects, facilitated through an efficient use of FinFET technology. At scaled performance constraints, the proposed methodology at 20nm FinFET leads to 42% total power savings (clock network+DFF) compared to a FinFET-based full-swing counterpart at the same frequency (3 GHz), thanks to the dynamic power savings of low-swing clocking and 3% power savings compared to a CMOS-based low-swing implementation running at the half frequency (1.5 GHz), thanks to the leakage power savings of FinFET technology.

Funder

Semiconductor Research Corporation

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Hardware and Architecture,Software

Cited by 8 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Resonant Clock Synchronization With Active Silicon Interposer for Multi-Die Systems;IEEE Transactions on Circuits and Systems I: Regular Papers;2021-04

2. Low Voltage Clock Tree Synthesis with Local Gate Clusters;Proceedings of the 2019 on Great Lakes Symposium on VLSI;2019-05-13

3. SLECTS: Slew-Driven Clock Tree Synthesis;IEEE Transactions on Very Large Scale Integration (VLSI) Systems;2019-04

4. Slew Merging Region Propagation for Bounded Slew and Skew Clock Tree Synthesis;IEEE Transactions on Very Large Scale Integration (VLSI) Systems;2019-01

5. Design considerations and optimisation of clock circuit for ultra-low power sub-threshold applications;Australian Journal of Electrical and Electronics Engineering;2018-07-03

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3