Composing Multi-Ported Memories on FPGAs

Author:

Laforest Charles Eric1,Li Zimo1,O'rourke Tristan1,Liu Ming G.1,Steffan J. Gregory1

Affiliation:

1. University of Toronto, Toronto, Canada

Abstract

Multi-ported memories are challenging to implement on FPGAs since the block RAMs included in the fabric typically have only two ports. Hence we must construct memories requiring more than two ports, either out of logic elements or by combining multiple block RAMs. We present a thorough exploration and evaluation of the design space of FPGA-based soft multi-ported memories for conventional solutions, and also for the recently proposed Live Value Table (LVT) [LaForest and Steffan 2010] and XOR [LaForest et al. 2012] approaches to unidirectional port memories, reporting results for both Altera and Xilinx FPGAs. Additionally, we thoroughly evaluate and compare with a recent LVT-based approach to bidirectional port memories [Choi et al. 2012].

Publisher

Association for Computing Machinery (ACM)

Subject

General Computer Science

Reference23 articles.

1. Altera. 2003. Mercury programmable logic device family data sheet. http://www.altera.com/ds/archives/dsmercury.pdf. Altera. 2003. Mercury programmable logic device family data sheet. http://www.altera.com/ds/archives/dsmercury.pdf.

2. Altera. 2011. Nios II processor reference handbook. http://www.altera.com/literature/hb/nios2/n2cpu_nii5v1.pdf. Altera. 2011. Nios II processor reference handbook. http://www.altera.com/literature/hb/nios2/n2cpu_nii5v1.pdf.

3. Altera. 2012. DC and switching characteristics for stratix iv devices. http://www.altera.com/literature/hb/stratix-iv/stx4siv54001.pdf. Altera. 2012. DC and switching characteristics for stratix iv devices. http://www.altera.com/literature/hb/stratix-iv/stx4siv54001.pdf.

4. A VLIW softcore processor with dynamically adjustable issue-slots

Cited by 20 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Using Multiple Clocks in Highlevel Synthesis to overcome unbalanced clock cycles;2023 IEEE 16th International Symposium on Embedded Multicore/Many-core Systems-on-Chip (MCSoC);2023-12-18

2. Integrated Multi-Ported Memory Distribution for Temporal-Multiplexing Workloads on FPGAs;2023 International Conference on Field Programmable Technology (ICFPT);2023-12-12

3. SCV-GNN: Sparse Compressed Vector-Based Graph Neural Network Aggregation;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems;2023-12

4. Design Constraints;Design for Embedded Image Processing on FPGAs;2023-09-05

5. Parallel Optimisation and Implementation of a Real-Time Back Projection (BP) Algorithm for SAR Based on FPGA;Sensors;2022-03-16

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3