High-Level Abstractions and Modular Debugging for FPGA Design Validation

Author:

Iskander Yousef1,Patterson Cameron1,Craven Stephen2

Affiliation:

1. Virginia Tech

2. University of Tennessee at Chattanooga

Abstract

Design validation is the most time-consuming task in the FPGA design cycle. Although manufacturers and third-party vendors offer a range of tools that provide visibility and control of the different stages of a design, many require that the design be fully re-implemented for even simple parameter modifications or do not allow the design to be run at full speed. Designs are typically first modeled using a high-level language then later rewritten in a hardware description language, first for simulation and then later modified for synthesis. IP and third-party cores may differ during these final two stages complicating development and validation. The developed approach provides two means of directly validating synthesized hardware designs. The first allows the original high-level model written in C or C++ to be directly coupled to the synthesized hardware, abstracting away the traditional gate-level view of designs. A high-level programmatic interface allows the synthesized design to be validated directly by the software reference model. The second approach provides an alternative view to FPGAs within the scope of a traditional software debugger. This debug framework leverages partially reconfigurable regions to accelerate the modification of dynamic, software-like breakpoints for low-level analysis and provides a automatable, scriptable, command-line interface directly to a running design on an FPGA.

Funder

U.S. Army

Defense Advanced Research Projects Agency

Publisher

Association for Computing Machinery (ACM)

Subject

General Computer Science

Reference33 articles.

1. Altera Corporation. a. Design debugging using the SignalTap II embedded logic analyzer. http://www.altera.com/literature/hb/qts/qts_qii53009.pdf. Altera Corporation. a. Design debugging using the SignalTap II embedded logic analyzer. http://www.altera.com/literature/hb/qts/qts_qii53009.pdf.

2. Altera Corporation. b. Quartus II incremental compilation for hierarchical and team-based design. http://www.altera.com/literature/hb/qts/qts_qii51015.pdf. Altera Corporation. b. Quartus II incremental compilation for hierarchical and team-based design. http://www.altera.com/literature/hb/qts/qts_qii51015.pdf.

3. ARM Ltd. ARM information center. http://infocenter.arm.com/. ARM Ltd. ARM information center. http://infocenter.arm.com/.

4. The Pentium Chronicles

Cited by 15 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. mu-grind;Proceedings of the International Conference on Parallel Architectures and Compilation Techniques;2022-10-08

2. Toward Software-Like Debugging for FPGAs via Checkpointing and Transaction-Based Co-Simulation;ACM Transactions on Reconfigurable Technology and Systems;2022-08

3. StateLink: FPGA System Debugging via Flexible Simulation/Hardware Integration;2021 International Conference on Field-Programmable Technology (ICFPT);2021-12-06

4. Stop and Look: A Novel Checkpointing and Debugging Flow for FPGAs;IEEE Transactions on Computers;2021

5. Automated Bug Detection for High-level Synthesis of Multi-threaded Irregular Applications;ACM Transactions on Parallel Computing;2020-12

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3