Fault-based Built-in Self-test and Evaluation of Phase Locked Loops

Author:

Ince Mehmet1,Yilmaz Ender2,Fu Wei3,Park Joonsung4,Nagaraj Krishnaswamy4,Winemberg Leroy5,Ozev Sule1

Affiliation:

1. Arizona State University, Tempe, AZ

2. Western Digital Corp., San Jose, CA

3. Texas Instruments, Dallas, TX

4. Arizona State University, Dallas, TX

5. Intel Corp., Hillsboro, OR

Abstract

With the increasing pressure to obtain near-zero defect rates for the automotive industry, there is a need to explore built-in self-test and other non-traditional test techniques for embedded mixed-signal components, such as PLLs, DC-DC converters, and data converters. This article presents a very low-cost built-in self-test technique for PLLs specifically designed for fault detection. The methodology relies on exciting the PLL loop in one location via a pseudo-random signal with noise characteristics and observing the response from another location in the loop via all digital circuitry, thereby inducing low area and performance overhead. The BIST circuit along with a PLL under test is designed in 65 nm technology. Fault simulations performed at the transistor and system-level show that the majority of non-catastrophic faults that result in parametric failures can be detected with the proposed approach.

Funder

Semiconductor Research Corporation

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications

Cited by 4 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Hierarchical Fault Simulation for Mixed-Signal Circuits Using Template Based Fault Response Modeling;2024 IEEE European Test Symposium (ETS);2024-05-20

2. Structural Built In Self Test of Analog Circuits using ON/OFF Keying and Delay Monitors;2024 IEEE 42nd VLSI Test Symposium (VTS);2024-04-22

3. Digital Assisted Defect Detection Methods for Analog and Mixed Signal Circuits: An Overview;2023 IEEE East-West Design & Test Symposium (EWDTS);2023-09-22

4. Run-Time Hardware Trojan Detection in Analog and Mixed-Signal ICs;2022 IEEE 40th VLSI Test Symposium (VTS);2022-04-25

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3