Affiliation:
1. Springsoft, Taiwan, R.O.C.
2. National Tsing Hua University, Taiwan, R.O.C.
Abstract
We propose an efficient algorithm to construct a low-power zero-skew gated clock network, given the module locations and activity information. Unlike previous works, we consider masking logic insertion and buffer insertion simultaneously, and guarantee to yield a zero-skew clock tree. Both the logical and physical information of the modules are carefully taken into consideration when determining where masking logic should be inserted. We also account for the power overhead of the control signals so that the total average power consumption of the constructed zero-skew gated clock network can be minimized. To this end, we present a recursive approach to compute the effective switched capacitance of a general gated and buffered clock network, accounting for both the clock tree's and controller tree's switched capacitance. The power consumptions of the gated clock networks constructed by our algorithm are 20 to 36% lower than those reported in the best previous work in the literature.
Funder
Ministry of Economic Affairs
National Science Council Taiwan
Publisher
Association for Computing Machinery (ACM)
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications
Cited by
11 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Optimal bounded-skew steiner trees to minimize maximum
k
-active dynamic power;Proceedings of the Workshop on System-Level Interconnect: Problems and Pathfinding Workshop;2020-11-05
2. A SAT-Based Methodology for Effective Clock Gating for Power Minimization;Journal of Circuits, Systems and Computers;2018-10-15
3. Low-Power Clock Tree Synthesis for 3D-ICs;ACM Transactions on Design Automation of Electronic Systems;2017-05-31
4. Clock Design and Synthesis;Electronic Design Automation for IC Implementation, Circuit Design, and Process Technology;2016-04-14
5. Gated low-power clock tree synthesis for 3D-ICs;Proceedings of the 2014 international symposium on Low power electronics and design;2014-08-11