Instruction scheduling for a tiled dataflow architecture

Author:

Mercaldi Martha1,Swanson Steven1,Petersen Andrew1,Putnam Andrew1,Schwerin Andrew1,Oskin Mark1,Eggers Susan J.1

Affiliation:

1. University of Washington

Abstract

This paper explores hierarchical instruction scheduling for a tiled processor. Our results show that at the top level of the hierarchy, a simple profile-driven algorithm effectively minimizes operand latency. After this schedule has been partitioned into large sections, the bottom-level algorithm must more carefully analyze program structure when producing the final schedule.Our analysis reveals that at this bottom level, good scheduling depends upon carefully balancing instruction contention for processing elements and operand latency between producer and consumer instructions. We develop a parameterizable instruction scheduler that more effectively optimizes this trade-off. We use this scheduler to determine the contention-latency sweet spot that generates the best instruction schedule for each application. To avoid this application-specific tuning, we also determine the parameters that produce the best performance across all applications. The result is a contention-latency setting that generates instruction schedules for all applications in our workload that come within 17% of the best schedule for each.

Publisher

Association for Computing Machinery (ACM)

Subject

Computer Graphics and Computer-Aided Design,Software

Cited by 12 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Accelerating Data Transfer in Dataflow Architectures Through a Look-Ahead Acknowledgment Mechanism;Journal of Computer Science and Technology;2022-07

2. Exploring the Approaches to Data Flow Computing;Computers, Materials & Continua;2022

3. An efficient scheduling algorithm for dataflow architecture using loop-pipelining;Information Sciences;2021-02

4. A Hybrid Systolic-Dataflow Architecture for Inductive Matrix Algorithms;2020 IEEE International Symposium on High Performance Computer Architecture (HPCA);2020-02

5. Hybrid optimization/heuristic instruction scheduling for programmable accelerator codesign;Proceedings of the 27th International Conference on Parallel Architectures and Compilation Techniques;2018-11

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3