An optimal warning-zone-length assignment algorithm for real-time and multiple-QoS on-chip bus arbitration

Author:

Peng Huan-Kai1,Lin Youn-Long1

Affiliation:

1. National Tsing Hua University, HsinChu, Taiwan

Abstract

In an advanced System-on-Chip (SoC) for real-time applications, the arbiter of its on-chip communication subsystem needs to support multiple QoS criteria while providing a hard real-time guarantee. To fulfill both objectives, the arbitration algorithm must dynamically switch between NonReal-Time (NRT) and Real-Time (RT) modes such that use of the RT mode is minimized to best accommodate the overall QoS criteria. In this article, we define a model for this problem, and propose optimal solutions to its associated problems with static and dynamic warning-zone-length assignment. Compared with previous works, the proposed approach enables a bus arbiter to use much less RT mode in providing a Real-Time (RT) guarantee and, therefore, gives the arbiter more opportunity to employ non-RT modes to achieve better overall QoS. Experimental results show that the proposed approach reduces RT mode usage by as much as 37.1%. Moreover, that reduction in RT mode usage helps cut the execution time by 27.0% when applying our approach to an industrial DRAM controller. Another case study on an AMBA-compliant ultra-high-resolution H.264 decoder IP shows that the proposed approach reduces RT mode usage by 26.4%, which leads to an average reduction of 10.4% in decoding time. Finally, when implementing a 16 master arbiter, it costs only 6.9K and 9.5K gates of overhead using the proposed static and dynamic approach, respectively. Therefore, the proposed approach is suitable for real-time SoC applications.

Funder

Ministry of Economic Affairs

National Science Council Taiwan

Publisher

Association for Computing Machinery (ACM)

Subject

Hardware and Architecture,Software

Reference50 articles.

1. ARM Inc. 1999. AMBA Specification Rev. 2.0. http://www.arm.com/products/solutions/AMBA_Spec.html. ARM Inc. 1999. AMBA Specification Rev. 2.0. http://www.arm.com/products/solutions/AMBA_Spec.html.

2. ARM Inc. 2003. AMBA AXI Specification. http://www.arm.com/products/solutions/axi_spec.html. ARM Inc. 2003. AMBA AXI Specification. http://www.arm.com/products/solutions/axi_spec.html.

3. Bolotin E. Cidon I. Ginosar R. and Kolodny A. Qnoc: Qos architecture and design process for network on chip. J. Syst. Archit. 50 2-3. 10.1016/j.sysarc.2003.07.004 Bolotin E. Cidon I. Ginosar R. and Kolodny A. Qnoc: Qos architecture and design process for network on chip. J. Syst. Archit. 50 2-3. 10.1016/j.sysarc.2003.07.004

4. A real-time and bandwidth guaranteed arbitration algorithm for SoC bus communication

5. Fine Grain QoS Control for Multimedia Application Software

Cited by 4 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Formal Verification of CAN Bus in Cyber Physical System;2020 IEEE 20th International Conference on Software Quality, Reliability and Security Companion (QRS-C);2020-12

2. A Bandwidth Control Arbitration for SoC Interconnections Performing Applications with Task Dependencies;Micromachines;2020-11-30

3. Design automation for application-specific on-chip interconnects: A survey;Integration;2016-01

4. An analytical model for on-chip interconnects in multimedia embedded systems;ACM Transactions on Embedded Computing Systems;2013-11

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3