Author:
Sakthivel Erulappan,Madavan Rengaraj
Abstract
A real-time multiprocessor chip model is also called a Network-on-Chip (NoC), and deals a promising architecture for future systems-on-chips. Even though a lot of Double Tail Sense Amplifiers are used in architectural approach, the existing DTSA with transceiver exhibits a difficulty of consuming more energy than its gouged design during various traffic condition. Novel Low Power pulse Triggered Flip Flop with DTSA is designed in this research to eliminate the difficulty. The Traffic Aware Sense amplifier MAS consists of Sense amplifiers (SA’s), Traffic Generator, and Estimator. Among various SA’S suitable (DTSA and NLPTF -DTSA) SA are selected and information transferred to the receiver. The performance of both DTSA with Transceiver and NLPTF-DTSA with transceiver compared under various traffic conditions. The proposed design (NLPTF-DTSA) is observed on TSMC 90 nm technology, showing 5.92 Gb/s data rate and 0.51 W total link power.
Reference19 articles.
1. Marculescu R, Bogdan P, “The chip is the network toward a science of Network-on-Chip Design,” ELECTRON DES, vol. 2, pp. 371-461, 2007.
2. Moraes F, Calazans N, Mello A, Muller L, Ost L,“Hermes: an infrastructure for low area overhead packet switching networks on chip,” INTEGRATION, vol. 38, pp. 69-93, Oct. 2004.
3. McKeown N,“The islip scheduling algorithm for input queued switches,” IEEE ACM T NETWORK, vol. 7, pp. 118-201, Apr. 1999.
4. Fang FW, Wong, MDF, Chang YW, “Flip chip routing with unified area io pad assignments for package-board co design,” in Conf. IEEE DAC, 2009 pp. 336-339.
5. Liu YI , Liu G, Yang Y, Li Z, “A novel low swing transceiver for interconnection between NoC routers,” in Conf. IEEE DCMT, 2011, pp. 39-44