Performance analysis and optimization of 10 nm TG N- and P-channel SOI FinFETs for circuit applications

Author:

Lazzaz Abdelaziz1,Bousbahi Khaled2,Ghamnia Mustapha1

Affiliation:

1. Laboratoire des Sciences de la Matière Condensée (LSMC), département physique, Université d’Oran Ahmed Ben Bella, Oran, Algérie

2. ESGEE d’Oran, Oran, Algérie

Abstract

This paper analyses the electrical characteristics of 10 nm tri-gate (TG) N- and P-channel silicon-on-insulator (SOI) FinFETs with hafnium oxide gate dielectric. The analysis has been performed through simulations by using Silvaco ATLAS TCAD with the Bohm quantum potential (BQP) algorithm. The influence of the geometrical parameters on the threshold voltage VTH, the subthreshold swing (SS), the transconductance and the on/off current ratio, ION/IOFF, is investigated. The two structures have been optimized for CMOS inverter implementation. The simulation results show that the N-FinFET and the P-FinFET can reach a minimum SS value with Fin heights of 15 nm and 9 nm, respectively. In addition, low threshold voltages of 0.61 V and 0.27 V for N- and P-channel SOI FinFETs, respectively, are obtained at a Fin width of 7 nm.

Publisher

National Library of Serbia

Subject

General Materials Science

Reference32 articles.

1. B. Yu, L. Chang, S. Ahmed, H. Wang, S. Bell, C. Yang, D. Kyser, "FinFET scaling to 10 nm gate length", In Digest of the IEEE International Electron Devices Meeting, 2002, pp. 251-254.

2. Y. Eng, L. Hu, T. Chang, S. Hsu, C. Chiou, T. Wang, M. Chang, "Importance of Δ/(/ ) in evaluating the performance of n-channel Bulk FinFET Devices", IEEE Electron Devices Society, vol. 6, pp. 207-213, January 2018.

3. M. Lundstorm, "Fundamentals of Nano transistors (Lessons from Nanoscience: A Lecture Notes)", WSPC, 2015, pp. 05-334

4. J. Baker, "CMOS Circuit Design,Layout and Simulation, 3rd Edition (IEEE Press Series on Microelectronic Systems)". Wiley-IEEE Press, 2010, pp. 187-188.

5. A. Tsormpatzoglou, "Characterization and modeling of modeling nanoscale multi-gate MOSFETs", Ph.D dissertation, Institut polytechnique de Grenoble, Grenoble, France, 2009.

Cited by 5 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Parameters optimization to minimize the power dissipation of FiNFET 7 nm;2024 16th International Conference on Electronics, Computers and Artificial Intelligence (ECAI);2024-06-27

2. A Reliability Investigation of VDMOS Transistors: Performance and Degradation Caused by Bias Temperature Stress;Micromachines;2024-04-05

3. Using TCAD Simulations to Verify the McWhorter Method for Assessing Trapped Charge in Dielectric;2023 IEEE 33rd International Conference on Microelectronics (MIEL);2023-10-16

4. Effects in Commercial p-Channel Power VDMOS Transistors Initiated by Negative Bias Temperature Stress and Irradiation;2023 IEEE 33rd International Conference on Microelectronics (MIEL);2023-10-16

5. Design, Analysis and Optimization of CMOS Full Adder Based FinFET 10 nm;2023 13th International Symposium on Advanced Topics in Electrical Engineering (ATEE);2023-03-23

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3