Novel, low power, nonlinear dilatation and erosion filters realized in the CMOS technology

Author:

Długosz Rafał1,Rydlewski Andrzej2,Talaśka Tomasz3

Affiliation:

1. UTP University of Sciences and Technology, Faculty of Telecommunication, Computer Science and Electrical Engineering, Bydgoszcz, Poland + DELPHI Automotive Company, Kraków, Poland

2. Alcatel-Lucent, Coldra Woods, Newport, South Wales, UK

3. UTP University of Sciences and Technology, Faculty of Telecommunication, Computer Science and Electrical Engineering, Bydgoszcz, Poland

Abstract

In this paper we propose novel, binary-tree, asynchronous, nonlinear filters suitable for signal processing realized at the transistor level. Two versions of the filter have been proposed, namely the dilatation (Max) and the erosion (Min) one. In the proposed circuits an input signal (current) is sampled in a delay line, controlled by a multiphase clock. In the subsequent stage particular samples are converted to 1-bit digital signals with delays proportional to the values of these samples. In the last step the delays are compared in digital binary-tree structure in order to find either the Min or the Max value, depending on which filter is used. Both circuits have been simulated in the TSMC CMOS 0.18?m technology. To make the results reliable we applied the corner analysis procedure. The circuits were tested for temperatures ranging from -40 to 120?C, for different transistor models and supply voltages. The circuits offer a precision of about 99% at a typical detection time of 20 ns (for the Max filter) and 100 ns for the Min filter (the worst case scenario). The energy consumed per one input during a single calculation cycle equals 0.32 and 1.57 pJ, for the Max and Min filters, respectively.

Publisher

National Library of Serbia

Cited by 6 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. A Low-Power and High-Precision Time- Domain Winner-Take-All Circuit Based on the Group Search Algorithm;2024 IEEE International Symposium on Circuits and Systems (ISCAS);2024-05-19

2. A Compact 140nW/input Winner-Take-All Circuit for Spiking Neural Networks;2024 IEEE International Symposium on Circuits and Systems (ISCAS);2024-05-19

3. Winner-Take-All and Loser-Take-All Circuits: Architectures, Applications and Analytical Comparison;Chips;2023-11-08

4. A New, Reconfigurable Circuit Offering Functionality of AND and OR Logic Gates for Use in Algorithms Implemented in Hardware;2023 IEEE 33rd International Conference on Microelectronics (MIEL);2023-10-16

5. A Low-Voltage High-Precision Time-Domain Winner-Take-All Circuit;IEEE Transactions on Circuits and Systems II: Express Briefs;2020-01

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3