Affiliation:
1. Brandenburg University of Technology Cottbus, Germany
Abstract
For several years, many authors have predicted that nano-scale integrated devices and circuits will have a rising sensitivity to both transient and permanent faults effects. Essentially, there seems to be an emerging demand for building highly dependable hardware / software systems from unreliable components. Most of the effort has so far gone into the detection and compensation of transient fault effects. More recently, also the possibility of repairing permanent faults, due to either production flaws or to wear-out effects after some time of operation in the field of application, needs further investigation. While built-in self test (BIST) and even self repair (BISR) for regular structures such as static memories (SRAMs) is well understood, concepts for in-system repair of irregular logic and interconnects are few and mainly based on field-programmable gate-arrays (FPGAs) as the basic implementation. In this chapter, the authors try to analyse different schemes of logic (self-) repair with respect to cost and limitations, using repair schemes that are not based on FPGAs. It can be shown that such schemes are feasible, but need lot of attention in terms of hidden single points of failure.
Reference45 articles.
1. Abella, J. (2008). Refueling: Preventing Wire Degradation Due to Electromigration. IEEE Micro, 28(5, Nov/Dec.), 37-46.
2. Abraham, J. (2008). Dependable Unreliable Hardware. Paper presented at DATE 2008, Munich
3. A comprehensive model of PMOS NBTI degradation
4. Modeling Low-k Dielectric Breakdown to Determine Lifetime Requirements
5. Baumann, R. (2005). Soft Errors in Advanced Computer Systems. IEEE Design and Test of Computers, 22(3, May/ June), 258-266.
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Design and Implementation of a Reliable Reconfigurable Imaging System;International Journal of Embedded and Real-Time Communication Systems;2022-06-29
2. Generic Self Repair Architecture with Multiple Fault Handling Capability;2015 Euromicro Conference on Digital System Design;2015-08