Affiliation:
1. Anurag University, Hyderabad, India
Abstract
This project describes the design of a high-speed latched comparator with a 6- bit resolution, full-scale voltage of 1.6 V, and a sampling frequency of 250 MHz. The comparator is designed in a 0.35 µm CMOS process with a supply voltage of 3.3 V. The comparator is designed for time-interleaved band-pass sigma-delta ADC. Due to the nature of the target application, it should be possible to turn off the components to avoid static power consumption. The comparator of this design implements the turn-off technique when it is not in use. The settling time of the comparator is less than half the clock cycle which means it does not affect the functionality of the band-pass sigma-delta ADC in terms of speed. The simulation results are derived using Cadence environment. The results show that the comparator has 6-bit resolution and power consumption of 4.13 mw for the worst-case frequency of 250 MHz. It fulfills all the performance requirements, most of them with large margins
Reference20 articles.
1. [1]. G. M. Yin, F. Op’t Eynde, and W. Sansen, “A high-speed CMOS comparator with 8-bit resolution”, IEEE J. Solid -State Circuits, vol. 27, 1992.
2. [2]. K. Uyttenhove, A. Marques' and M. Steyaert, “A 6-bit 1 GHz acquisition speed CMOS flash ADC with digital error correction”, Custom Integrated Circuits Conf., 2000.
3. [3]. S Sheikhaei, S. Mirabbasi, and A. Ivanov,” A 0.35 µm CMOS comparator circuit for high-speed ADC applications”, Proc. IEEE Int. Symp. Circuits and System, Vol. 6, pp.6134 – 6137, 2005.
4. [4]. H.P. Le, A. Zayegh and J. Singh , “Performance analysis of optimized CMOS comparator”, IEEE E. Letters, Vol. 39, Issue 11, pp. 833 – 835,2003.
5. [5] H.P. Le, A. Zayegh and J. Singh, “A high-speed low-power CMOS comparator with 10-bit resolution”. Proc. 4th Int. Conf. on Modeling and Simulation, Melbourne, Australia, pp. 138-142.