The parasitic capacitance considerations of metal interconnects in sub 10 nm era

Author:

Wu Qizhe

Abstract

Abstract With the development of the integrated circuit industry and semiconductor technology, we have entered the sub-10 nanometers era, which means the distance between adjacent components in a device is less than 10 nm. This is a situation where the parasitic capacitance of metal interconnects must be considered. Parasitic capacitance can act as a significant influence in different ways on disparate devices. Fin field-effect transistors and microelectromechanical systems are typical devices and deserve further detailed explanation on their parasitic capacitance. There are many ways to reduce parasitic capacitance and its attendant effects, including using materials with low dielectric constants and optimizing the structure of the layout. Some others are newly brought out in recent years due to advanced industrial technology and new materials, including carbon nanotubes, oxide-free spacer layers, and tunneling hybrid technology. All these methods are of great significance and practicability to producing and applying semiconductor devices and structures. Knowing more about this expertise about parasitic capacitance can help us better understand its nature and specialties.

Publisher

IOP Publishing

Reference10 articles.

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3