Author:
Anudeep Varma C,Sasipriya P
Abstract
Abstract
In this paper the design of low power SRAM has been presented. SRAM memory cell has been realized using adiabatic logic to achieve low power operation. Adiabatic SRAM has been realized using two methods such as i) gradual charging and discharging of bit-line during writing mode and ii) utilizing control transistor based adiabatic circuit i.e., Two Phase Adiabatic Dynamic Logic (2PADL) circuit for the design of memory cell. Furthermore, energy recovery of word line and bit line charge stored in the interconnect capacitances has been realized for the benefit of energy savings. Charge recovery circuits based on 2PADL has been employed in the proposed SRAM memory core to achieve energy recovery. SRAM memory array of (4×4) has been designed as a test circuit. All the circuits are implemented using 180nm CMOS technology and simulations are carried out using Cadence® Virtuoso tool. Simulation results prove that the proposed memory cell has significant amount of energy savings when compared to the conventional static CMOS SRAM cell.
Subject
General Physics and Astronomy
Reference8 articles.
1. Charge-recovery computing on silicon;Kim;IEEE Trans. Comput.,2005
2. A 32x 32-bit adiabatic register file with supply clock generator;Moon;IEEE J. Solid-State Circuits,1998
3. A Low power SRAM using bit-line charge-recycling;Kim;IEEE J. Solid-State Circuits,2008
4. Adiabatic quasi 6T-SRAM with shared writing and reading ports;Shunji;IEICE Electron. Express,2008
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献