Author:
Firlej Mirosław,Fiutowski Tomasz,Idzik Marek,Moroń Jakub,Świentek Krzysztof
Abstract
Abstract
The design and measurement results of ultra-low power, fast
10-bit Successive Approximation Register (SAR) Analog-to-Digital
Converter (ADC) prototypes in 65 nm CMOS technology are presented.
Eight prototype ADCs were designed using two different switching
schemes of capacitive Digital-to-Analog Converter (DAC), based on
MIM or MOM capacitors, and controlled by standard or low-power SAR
logic. The layout of each ADC prototype is drawn in 60 μm
pitch to make it ready for multi-channel implementation. A series of
measurements have been made confirming that all prototypes are fully
functional, and six of them achieve very good quantitative
performance. Five out of eight ADCs show both integral (INL) and
differential (DNL) nonlinearity errors below 1 LSB. In dynamic
measurements performed at 0.1 Nyquist input frequency, the effective
number of bits (ENOB) between 8.9–9.3 was obtained for different
ADC prototypes. Standard ADC versions work up to 80–90 MSps with
ENOB between 8.9–9.2 bits at the highest sampling rate, while the
low-power versions work up to above 50 MSps with ENOB around 9.3
bits at 40 MSps. The power consumption is linear with the sample
rate and at 40 MSps it is around 400 μW for the low-power
ADCs and just over 500 μW for the standard ADCs. At 80 MSps
the standard ADCs consume about 1 mW.
Reference28 articles.
1. The SALT—Readout ASIC for Silicon Strip Sensors of Upstream Tracker in the Upgraded LHCb Experiment;Beteta;Sensors,2021
2. HGCROC3: the front-end readout ASIC for the CMS High Granularity Calorimeter;CMS Collaboration;JINST,2022
3. A Monolithic 32-Channel Front End and DSP ASIC for Gaseous Detectors;Hernández;IEEE Trans. Instrum. Measur.,2019
4. Results with the TOFHIR2X Revision of the Front-end ASIC of the CMS MTD Barrel Timing Layer;CMS Collaboration,2021
5. The VMM3a ASIC;de Geronimo;IEEE Trans. Nucl. Sci.,2022