Design of a very low power 12 bits, 40 MS/s ADC based on a time-interleaved SAR architecture

Author:

Bontems W.,Dzahini D.

Abstract

Abstract The paper describes a new figure of merit reachable in terms of very low power dissipation for a 12 bit, 40 MS/s Analog to Digital Converter in a 65 nm CMOS process with 1 V power supply. A differential time interleaved successive approximations register architecture is used. Each individual ADC channel is optimized with regard to power consumption hence interleaving 28 ADC channels in an analog memory like method, the total power consumption is only 280 μW including all the reference voltage drivers, the clock management and the digital sections. The total layout area of this converter is 0.87 mm2.

Publisher

IOP Publishing

Reference6 articles.

1. A 10-bit 200-MS/s CMOS parallel pipeline A/D converter;Sumanen;IEEE Journal of Solid-State Circuits,2001

2. A 1.7 mW 11b 250 MS/s 2-Times Interleaved Fully Dynamic Pipelined SAR ADC in 40 nm Digital CMOS

3. A 160-MHz, 32-b, 0.5-W CMOS RISC microprocessor;Montanaro;IEEE Journal of Solid-State Circuits,1996

4. An 8-bit 200-MHz BiCMOS comparator;Lim;IEEE Journal of Solid-State Circuits,1990

5. Design Considerations for Interleaved ADCs;Razavi;IEEE Journal of Solid-State Circuits,2013

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3