Author:
Li Weisheng,Ning Hongkai,Yu Zhihao,Shi Yi,Wang Xinran
Abstract
Abstract
The growing demand for high-performance logic transistors has driven the exponential rise in chip integration, while the transistors have been rapidly scaling down to sub-10 nm. The increasing leakage current and subthreshold slope (SS) induced by short channel effect (SCE) result in extra heat dissipation during device operation. The performance of electronic devices based on two-dimensional (2D) semiconductors such as the transition metal dichalcogenides (TMDC) can significantly reduce power consumption, benefiting from atomically thin thickness. Here, we discuss the progress of dielectric integration of 2D metal–oxide–semiconductor field effect transistors (MOSFETs) and 2D negative capacitance field effect transistors (NCFETs), outlining their potential in low-power applications as a technological option beyond scaled logic switches. Above all, we show our perspective at 2D low-power logic transistors, including the ultra-thin equivalent oxide thickness (EOT), reducing density of interface trap, reliability, operation speed etc. of 2D MOSFETs and NCFETs.
Subject
Materials Chemistry,Electrical and Electronic Engineering,Condensed Matter Physics,Electronic, Optical and Magnetic Materials
Reference63 articles.
1. Financing innovations in uncertain networks—Filling in roadmap gaps in the semiconductor industry;Lange;Research Policy,2013
2. The chips are down for Moore’s law;Waldrop;Nat News,2016
3. High-performance few-layer-MoS2 field-effect-transistor with record low contact-resistance;Liu;IEEE International Electron Devices Meeting,2013
4. Towards a new scale;Martin;Nat Nanotechnol,2016
5. Improved subthreshold swing and short channel effect in FDSOI n-channel negative capacitance field effect transistors;Kwon;IEEE Electron Device Lett,2017
Cited by
16 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献