Author:
Conner J.,Prabhu L.,Anderson A.,Bagchi S.,Rai R.,Beck J.,Duncan L.
Abstract
Critical dimensions in advanced semiconductor devices are now such that a significant fraction of some structures is contained within the thickness of a TEM foil. An important example is the vias used in multilevel metallization to interconnect transistors and other structures. Current generation vias have a diameter of 300 nm, and vias in devices under development are targeted at 180 nm. These dimensions are to be compared to the thickness of a TEM foil, which may be ∼50 nm. Vias are typically fabricated by etching holes in a dielectric layer, then depositing into these holes a barrier metal, such as Ta, followed by a Cu seed layer and finally Cu fill. Critical to via processing reliability are the thicknesses of barrier and seed layers. A TEM cross section of such a via will contain sharply curved layers which, when seen in projection, will lead to inaccurate measurement of layer thicknesses. Ordinary plan view preparation of these vias avoids this projection problem, but uncertainty is introduced in the height at which the via is sectioned.We have developed an angled plan view (APV) FIB preparation technique that allows accurate measurement of barrier and seed thicknesses at discrete heights from bottom to top of a via.
Publisher
Cambridge University Press (CUP)
Reference3 articles.
1. The authors gratefully acknowledge Dave Sieloff and Joe Mogab for their support of this work.
2. FIB/TEM Sample Preparation using a Wafer Dicing Saw
3. Stevie, F. A. et al., MP Conference Proceedings, no. 449 (1998) 868.
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献