Author:
Ali E.,Narwani D.,Bughio A. M.,Nizamani N.,Siyal S. H.,Khatri A. R.
Abstract
The analysis of the behavior of Charge Pump Phase-Locked Loop (CP-PLL) is a challenging task due to its mixed-signal architecture. Out of its two types, i.e. Current Switched CP-PLL (CSCP-PLL) and Voltage Switched CP-PLL (VSCP-PLL), the prior produces symmetrical pump currents, resulting in an appropriate transient performance to be analyzed. The loop parameters are important to set the gain, target frequency, and assure the stability of the system. The more important is the bandwidth of the loop, which is dependent on the loop filter parameters to perform stable operation and locking time. In this paper, the impact of loop parameter variations on the overall transient behavior of the system is investigated. It has been shown that loop parameters play an important role to ease the design of mixed-signal PLLs.
Publisher
Engineering, Technology & Applied Science Research
Reference15 articles.
1. [1] B. A. A. Antao, F. M. El-Turky, and R. H. Leonowich, "Behavioral modeling phase-locked loops for mixed-mode simulation," Analog Integrated Circuits and Signal Processing, vol. 10, no. 1, pp. 45-65, Jan. 1996.
2. [2] Gardner, Phaselock Techniques, 3rd Edition, 3rd ed. Hoboken, NJ, USA: Wiley-Interscience, 2005.
3. [3] R. E. Best, Phase-Locked Loops : Design, Simulation, and Applications, 5th ed. New York, NY, USA: McGraw-Hill Professional, 2003.
4. [4] D. M. Perisic and M. Bojovic, "Application of Time Recursive Processing for the Development of a Time/Phase Shifter," Engineering, Technology & Applied Science Research, vol. 7, no. 3, pp. 1582-1587, Jun. 2017.
5. [5] H. E. Taheri, "A 4-4.8GHz Adaptive Bandwidth, Adaptive Jitter Phase Locked Loop," Engineering, Technology & Applied Science Research, vol. 7, no. 2, pp. 1473-1477, Apr. 2017.
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献